# SGM41541/SGM41542 High Input Voltage, 3.78A Single-Cell Battery Charger with NVDC Power Path Management #### **FEATURES** - High Efficiency, 1.5MHz, Synchronous Buck Charger - 95% Charge Efficiency at 1A from 5V Input - 91.4% Charge Efficiency at 2A from 9V Input - Optimized for USB Voltage Input (5V) - Selectable PFM Mode for Light Load Efficiency - USB On-The-Go (OTG) Support (Boost Mode) - Boost Converter with up to 2A Output - Boost Efficiency of 93.5% at 0.5A and 94.3% at 1A - Accurate Hiccup Mode Over-Current Protection - Soft-Start Capable with up to 500µF Capacitive Load - Output Short Circuit Protection - Selectable PFM Mode for Light Load Operations - Single Input for USB or High Voltage Adaptors - 3.9V to 13.5V Operating Input Voltage Range - 22V Absolute Maximum Input Voltage Rating - Programmable Input Current Limit and Dynamic Power Management (IINDPM, 100mA to 3.1A with 100mA Resolution & 3.8A) to Support USB 2.0 and USB 3.0 Standards and High Voltage Adaptors - Maximum Power Tracking by Programmable Input Voltage Limit (VINDPM) with Selectable Offset - VINDPM Tracking of Battery Voltage - Auto Detect USB BC1.2, SDP, CDP, DCP and Non-Standard Adaptors - High Battery Discharge Efficiency with 19mΩ Switch - Narrow Voltage DC (NVDC) Power Path Management - · Instant-On with No or Highly Depleted Battery - Ideal Diode Operation in Battery Supplement Mode - Ship Mode, Wake-Up and Full System Reset Capability by Battery FET Control - Flexible Autonomous and I<sup>2</sup>C Operation Modes for Optimal System Performance - Fully Integrated Switches, Current Sense and Compensation - External Direct Charging Path Enable Output - 9µA Ship Mode Low Battery Leakage Current - High Accuracy - ±0.6% Charge Voltage Regulation (8mV/Step) - ±5% Charge Current Regulation at 2A - ±10% Input Current Regulation at 0.9A - Safety - Battery Temperature Sensing (Charge/Boost Modes) - Thermal Regulation and Thermal Shutdown - Input Under-Voltage Lockout (UVLO) - Input Over-Voltage (ACOV) Protection #### **APPLICATIONS** Smart Phones, EPOS Portable Internet Devices and Accessory #### SIMPLIFIED SCHEMATIC #### **GENERAL DESCRIPTION** The SGM41541/SGM41542 are battery chargers and system power path management devices with integrated converter and power switches for using with single-cell Li-lon or Li-polymer batteries. This highly integrated 3.78A device is capable of fast charging and supports a wide input voltage range suitable for smart phones, tablets and portable systems. I<sup>2</sup>C programming makes it a very flexible powering and charger design solution. The devices include four main power switches: input reverse blocking FET (RBFET, Q1), high-side switching FET for Buck or Boost mode (HSFET, Q2), low-side switching FET for Buck or Boost mode (LSFET, Q3) and battery FET that controls the interconnection of the system and battery (BATFET, Q4). The bootstrap diode for the high-side gate driving is also integrated. The internal power path has a very low impedance that reduces the charging time and maximizes the battery discharge efficiency. Moreover, the input voltage and current regulations provide maximum charging power delivery to the battery with various types of input sources. A wide range of input sources are supported, including standard USB hosts, charging ports and USB compliant high voltage adaptors. The default input current limit is automatically selected based on the built-in USB interface. This limit is determined by the detection circuit in the system (e.g. USB PHY). The SGM41541/SGM41542 are USB 2.0 and USB 3.0 power specifications compliant with input current and voltage regulation. It also meets USB On-The-Go (OTG) power rating specification and is capable of boosting the battery voltage to supply 5.15V on VBUS with 2A (or 1.2A) current limit. The system voltage is regulated slightly above the battery voltage by the power path management circuit and is kept above the programmable minimum system voltage (3.5V by default). Therefore, system power is maintained even if the battery is completely depleted or removed. Dynamic power management (DPM) feature is also included that automatically reduces the charge current if the input current or voltage limit is reached. If the system load continues to increase after reduction of charge current down to zero, the power path management provides the deficit from battery by discharging battery to the system until the system power demand is fulfilled. This is called supplement mode, which prevents the input source from overloading. Starting and termination of a charging cycle can be accomplished without software control. The sensed battery voltage is used to decide for starting phase of charging in one of the three phases of charging cycle: pre-conditioning, constant current or constant voltage. When the charge current falls below a preset limit and the battery voltage is above recharge threshold, the charger function will automatically terminate and end the charging cycle. If the voltage of a charged battery falls below the recharge threshold, the charger begins another charging cycle. Several safety features are provided in the SGM41541/SGM41542 such as over-voltage and over-current protections, battery temperature monitoring, charging safety timing, thermal shutdown and input UVLO. TS pin is connected to an NTC thermistor for battery temperature monitoring and protection in both charge and Boost modes according to JEITA profile. This device also features thermal regulation in which the charge current is reduced, if the junction temperature exceeds 80°C or 120°C (selectable). Charging status is reported by the STAT output and fault/status bits. A negative pulse is sent to the nINT output pin as soon as a fault occurs to notify the host. BATFET reset control is provided by nQON pin to exit ship mode or for a full system reset. The devices supply a DCEN signal to control an external P-MOSFET or load switch as a direct charging path for low voltage PMID, or to control a 2:1 switching capacitor divider for high voltage PMID. The SGM41541/SGM41542 are available in a Green TQFN-4×4-24L package. #### PACKAGE/ORDERING INFORMATION | MODEL | TEMPERATURE | | PACKAGE<br>MARKING | PACKING<br>OPTION | | |----------|--------------|----------------|--------------------|-----------------------------|---------------------| | SGM41541 | TQFN-4×4-24L | -40°C to +85°C | SGM41541YTQF24G/TR | SGM41541<br>YTQF24<br>XXXXX | Tape and Reel, 3000 | | SGM41542 | TQFN-4×4-24L | -40°C to +85°C | SGM41542YTQF24G/TR | SGM41542<br>YTQF24<br>XXXXX | Tape and Reel, 3000 | #### MARKING INFORMATION NOTE: XXXXX = Date Code, Trace Code and Vendor Code. Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly. #### **ABSOLUTE MAXIMUM RATINGS** | Voltage Range (with Respect to GND) | | |--------------------------------------|--------------------------| | VAC, VBUS (Converter Not Switching) | 2V to 22V <sup>(1)</sup> | | BTST, PMID (Converter Not Switching) | 0.3V to 22V | | SW | 2V to 16V | | SW (Peak for 10ns Duration) | 3V to 16V | | BTST to SW | 0.3V to 6V | | D+, D | | | REGN, TS, nCE, BAT, SYS (Converter N | ot Switching) | | | 0.3V to 6V | | SDA, SCL, nINT, nQON, STAT, DCEN | 0.3V to 6V | | Output Sink Current | | | STAT | 6mA | | nINT | 6mA | | Package Thermal Resistance | | | TQFN-4×4-24L, θJA | 35°C/W | | TQFN-4×4-24L, θJB | 10°C/W | | TQFN-4×4-24L, θ <sub>J</sub> c | 16°C/W | | Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (Soldering, 10s) | +260°C | | ESD Susceptibility | | | HBM | 2000V | | CDM | 1000V | | | | #### NOTE: 1. Maximum 28V for 10 seconds. #### RECOMMENDED OPERATING CONDITIONS | Input Voltage Range, V <sub>VBUS</sub> | 3.9V to 13.5V | |-------------------------------------------|----------------| | Input Current (VBUS), I <sub>IN</sub> | 3.8A (MAX) | | Output DC Current (SW), ISWOP | 5A (MAX) | | Battery Voltage, VBATOP | 4.624V (MAX) | | Fast Charging Current, I <sub>CHGOP</sub> | 3.78A (MAX) | | Discharging Current (Continuous), IBATOP | 6A (MAX) | | Ambient Temperature Range | 40°C to +85°C | | Junction Temperature Range | 40°C to +125°C | #### **OVERSTRESS CAUTION** Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied. #### **ESD SENSITIVITY CAUTION** This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications. #### **DISCLAIMER** SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice. ### **PIN CONFIGURATIONS** #### SGM41541 (TOP VIEW) **TQFN-4×4-24L** #### SGM41542 (TOP VIEW) **TQFN-4×4-24L** #### PIN DESCRIPTION | PIN | | | | | |--------------|--------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SGM<br>41541 | SGM<br>41542 | NAME | TYPE (1) | FUNCTION | | 1 | _ | VAC | Al | Sense Input for DC Input Voltage (Typically from an AC/DC Adaptor). It must be connected to VBUS pin. (SGM41541 only) | | 2 | _ | PSEL | DI | Power Source Selection Input. If PSEL is pulled high, the input current limit is set to 500mA (USB 2.0) and if it is pulled low, the limit is set to 2.4A (adaptor). When the I <sup>2</sup> C link to the host is established, the host can program a different input current limit value by writing to the IINDPM[4:0] register. (SGM41541 only) | | _ | 2 | D+ | AIO | Positive USB Data Line. D+/D- based USB device protocol detection and voltage of this pin can be set by DP_VSET[1:0]. (SGM41542 only) | | 3 | _ | nPG | DO | Open-Drain Active Low Input Power Good Indicator. Use a $10k\Omega$ pull-up to the logic high rail. A low state indicates a good input ( $V_{VBUS\_UVLOZ} < V_{VBUS\_OV}$ , $V_{VBUS\_OV}$ , $V_{VBUS}$ is above sleep mode threshold, and $V_{VBUS} > V_{VBUSMIN}$ when $I_{BAD\_SRC} = 30$ mA). (SGM41541 only) | | _ | 3 | D- | AIO | Negative USB Data Line. D+/D- based USB device protocol detection and voltage of this pin can be set by DM_VSET[1:0]. (SGM41542 only) | | 4 | 4 | STAT | DO | Open-Drain Charge Status Output. Use a $10k\Omega$ pull-up to the logic high rail (or an LED + a resistor). The STAT pin acts as follows: During charge: low (LED ON). Charge completed or charger in sleep mode: high (LED OFF). Charge suspended (in response to a fault): $1Hz$ , $50\%$ duty cycle pulses (LED BLINKS). The function can be disabled via EN_ICHG_MON[1:0] register. | | 5 | 5 | SCL | DI | $I^2$ C Clock Signal. Use a 10kΩ pull-up to the logic high rail. | | 6 | 6 | SDA | DIO | $I^2$ C Data Signal. Use a 10kΩ pull-up to the logic high rail. | | 7 | 7 | nINT | DO | Open-Drain Interrupt Output Pin. Use a $10k\Omega$ pull-up to the logic high rail. The nINT pin is active low and sends a negative $256\mu s$ pulse to inform host about a new charger status update or a fault. | | 8 | 8, 24 | NC | _ | Do Not Connect and Leave This Pin Floating. | # **PIN DESCRIPTION (continued)** | P | IN | | | | | |----------------|----------------|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | SGM<br>41541 | SGM<br>41542 | NAME | TYPE (1) | FUNCTION | | | 9 | 9 | nCE | DI | Charge Enable Input Pin (Active Low). Battery charging is enabled when CHG_CONF is 1 and nCE pin is pulled low. | | | 10 | 10 | DCEN | _ | External Direct Charge Enable Pin. This pin can be set high to enable an external direct charging device. | | | 11 | 11 | TS | AI | Temperature Sense Input Pin. Connect to the battery NTC thermistor that is grounded on the other side. To program operating temperature window, it can be biased by a resistor divider between REGN and GND. Charge suspends if TS voltage goes out of the programmed range. It is recommended to use a 103AT-2 type thermistor. If NTC or TS pin function is not needed, use a $10k\Omega/10k\Omega$ pair for the resistor divider. | | | 12 | 12 | nQON | DI | BATFET On/Off Control Input. Use an internal pull-up to a small voltage for maintaining the default high logic (whenever a source or battery is available). In the ship mode, the BATFET is off. To exit ship mode and turn BATFET on, a logic low pulse with a duration of $t_{\mbox{\scriptsize SHIPMODE}}$ (1s TYP) can be applied to nQON. When VBUS source is not connected, a logic low pulse with a duration of $t_{\mbox{\scriptsize QON\_RST}}$ (10s TYP) resets the system power (SYS) by turning BATFET off for $t_{\mbox{\scriptsize BATFET\_RST}}$ (320ms TYP) and then goes back to provide a full power reset for system. | | | 13, 14 | 13, 14 | BAT | Р | Battery Positive Terminal Pin. Use a 10µF capacitor between BAT and GND pins close to the device. SYS and BAT pins are internally connected by BATFET with current sensing capability. | | | 15, 16 | 15, 16 | SYS | Р | Connection Point to Converter Output. SYS is connected to the converter LC filter output that powers the system. BAT to SYS internal current (power from battery to system) is sensed. Connect a 20µF capacitor between SYS pin and GND close to the device. | | | 17, 18 | 17, 18 | GND | _ | Ground Pin of the Device. | | | 19, 20 | 19, 20 | SW | Р | Switching Node Output. Connect SW pin to the output inductor. Connect a 47nF bootstrap capacitor from SW pin to BTST pin. | | | 21 | 21 | BTST | Р | High-side Driver Positive Supply. It is internally connected to the boost-strap diode cathode. Use a 47nF ceramic capacitor from SW pin to BTST pin. | | | 22 | 22 | REGN | Р | LDO Output that Powers LSFET Driver and Internal Circuits. Internally, the REGN pin is connected to the anode of the bootstrap diode. Place a 4.7µF (10V rating) ceramic capacitor between REGN pin and GND. It is recommended to place the capacitor close to the REGN pin. | | | 23 | 23 | PMID | Р | PMID Pin. PMID is the actual higher voltage port of converter (Buck or Boost) and is connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of HSFET. Connect a 22µF ceramic capacitor from PMID pin to GND. It is the proper point for decoupling of high frequency switching currents. | | | 24 | 1 | VBUS | Р | Charger Input ( $V_{IN}$ ). The internal N-channel reverse blocking MOSFET (RBFET) is connected between VBUS and PMID pins. Place a 1 $\mu$ F ceramic capacitor from VBUS pin to GND close to the device. For SGM41542, this pin senses the input voltage. | | | Exposed<br>Pad | Exposed<br>Pad | _ | Р | Thermal Pad and Ground Reference. It is the ground reference for the device and also the thermal pad to conduct heat from the device (not suitable for high current return). Tie externally to the PCB ground plane (GND). Thermal vias under the pad are needed to conduct the heat to the PCB ground planes. | | #### NOTE: 1. Al = Analog Input, AO = Analog Output, AIO = Analog Input and Output, DI = Digital Input, DO = Digital Output, DIO = Digital Input and Output, P = Power. ### **ELECTRICAL CHARACTERISTICS** $(V_{VBUS\_UVLOZ} < V_{VBUS\_OV} \text{ and } V_{VBUS} > V_{BAT} + V_{SLEEP}, T_J = -40^{\circ}\text{C}$ to +85°C, typical values are at $T_J = +25^{\circ}\text{C}$ , unless otherwise noted.) | otherwise noted. PARAM | PARAMETER SYMBOL CONDITIONS | | | MIN | TYP | MAX | UNITS | | |----------------------------------------------------------------------|--------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------|--| | Quiescent Curre | nts | | | | | | | | | Battery Discharge Current (BAT, SW, SYS) in Buck Mode | | I <sub>BQ_VBUS</sub> | V <sub>BAT</sub> = 4.5V, V <sub>VBUS</sub> < V <sub>VBUS_UVLOZ</sub> ,<br>leakage between BAT and VBUS, BATFET off | | 0.1 | 1 | μA | | | Battery Discharge<br>(BAT) in Buck Mo | | I <sub>BQ_HIZ_BOFF</sub> | V <sub>BAT</sub> = 4.5V, HIZ mode and BATFET_DIS = 1 or no VBUS, I <sup>2</sup> C disabled, BATFET disabled | | 9 | 20 | μA | | | Battery Discharge<br>(BAT, SW, SYS) | Current | I <sub>BQ_HIZ_BON</sub> | V <sub>BAT</sub> = 4.5V, HIZ mode and BATFET_DIS = 0 or no VBUS, I <sup>2</sup> C disabled, BATFET enabled | | 15 | 30 | μΑ | | | | | | V <sub>VBUS</sub> = 5V, HIZ mode and BATFET_DIS = 1, no battery | | 25 | 40 | | | | Input Supply Curr | ent (VBUS) | I <sub>VBUS_HIZ</sub> | V <sub>VBUS</sub> = 12V, HIZ mode and BATFET_DIS = 1, no battery | | 55 | 80 | μΑ | | | in Buck Mode | | | V <sub>VBUS</sub> = 12V, V <sub>VBUS</sub> > V <sub>BAT</sub> , converter not switching | | 2.5 | 3 | | | | | | I <sub>VBUS</sub> | $V_{\text{BAT}} = 3.8 \text{V}, \ I_{\text{SYS}} = 0 \text{A}, \ V_{\text{VBUS}} > V_{\text{BAT}}, \ V_{\text{VBUS}} > V_{\text{VBUS\_UVLOZ}}, \\ \text{converter switching, BATFET off}$ | | 4 | | mA | | | Battery Discharge in Boost Mode | Current | I <sub>BOOST</sub> | V <sub>BAT</sub> = 4.2V, I <sub>VBUS</sub> = 0A, converter switching | | 3 | | mA | | | BAT Pin and VB | US Pin Power-l | Jp | | | | | | | | VBUS Operating | Range | $V_{VBUS\_OP}$ | V <sub>VBUS</sub> rising | 3.9 | | 13.5 | V | | | VBUS UVLO to H<br>(with No Battery) | ave Active I <sup>2</sup> C | V <sub>VBUS_UVLOZ</sub> | V <sub>VBUS</sub> rising, T <sub>J</sub> = +25°C | | 3.2 | 3.6 | V | | | I <sup>2</sup> C Active Hystere | esis | $V_{VBUS\_UVLOZ\_HYS}$ | V <sub>VBUS</sub> falling from above V <sub>VBUS_UVLOZ</sub> | | 400 | | mV | | | V <sub>VBUS</sub> Minimum (as One of the Conditions) to Turn on REGN | | V <sub>VBUS_PRESENT</sub> | $V_{VBUS}$ rising, $T_J$ = +25°C | | 3.4 | 3.8 | ٧ | | | V <sub>VBUS</sub> Hysteresis (<br>Conditions) to Tu | | V <sub>VBUS_PRESENT_HYS</sub> | V <sub>VBUS</sub> falling from above V <sub>VBUS_PRESENT</sub> | | 400 | | mV | | | Sleep Mode Fallin | Sleep Mode Falling Threshold | | $V_{VBUS}$ - $V_{BAT}$ , $V_{VBUSMIN\_FALL} \le V_{BAT} \le V_{REG}$ , $V_{VBUS}$ falling,<br>$T_J = +25$ °C | 20 | 50 | 80 | mV | | | Sleep Mode Risin | g Threshold | V <sub>SLEEPZ</sub> | $V_{VBUS}$ - $V_{BAT}$ , $V_{VBUSMIN\_FALL} \le V_{BAT} \le V_{REG}$ , $V_{VBUS}$ rising,<br>$T_J = +25$ °C | 140 | 190 | 240 | mV | | | VBUS | 6.5V Setting | | OVP[1:0] = 01, $V_{VBUS}$ rising | 6.15 | 6.5 | 6.85 | | | | Over-Voltage | 10.5V Setting | $V_{\text{VBUS\_OV\_RISE}}$ | $OVP[1:0] = 10$ , $V_{VBUS}$ rising | 9.95 | 10.5 | 11.05 | V | | | Rising Threshold | 14V Setting | | OVP[1:0] = 11, V <sub>VBUS</sub> rising | 13.4 | 14 | 14.6 | | | | VBUS | 6.5V Setting | | OVP[1:0] = 01 | | 110 | | | | | Over-Voltage | 10.5V Setting | $V_{VBUS\_OV\_HYS}$ | OVP[1:0] = 10 | | 260 | | mV | | | Hysteresis | 14V Setting | | OVP[1:0] = 11 | | 300 | | | | | BAT Voltage to H<br>(No Source on VE | | V <sub>BAT_UVLOZ</sub> | V <sub>BAT</sub> rising | 2.65 | | | ٧ | | | RAT Doplotion Th | rochold | $V_{BAT\_DPL\_FALL}$ | V <sub>BAT</sub> falling | 2 | 2.25 | 2.5 | · / | | | BAT Depletion Threshold | | V <sub>BAT_DPL_RISE</sub> | V <sub>BAT</sub> rising | 2.25 | 2.5 | 2.75 | V | | | BAT Depletion Rising Hysteresis | | V <sub>BAT_DPL_HYS</sub> | | | 250 | | mV | | | Bad Adaptor Detection Current (Internal Current Sink) | | I <sub>BAD_SRC</sub> | Sink current from VBUS to GND | | 30 | | mA | | | Bad Adaptor Dete<br>Voltage Drop) Fal | ection (VBUS<br>ling Threshold | V <sub>VBUSMIN_FALL</sub> | V <sub>VBUS</sub> falling | 3.65 | 3.8 | 3.9 | V | | | Bad Adaptor Dete<br>Voltage Drop) Hy | | V <sub>VBUSMIN_HYS</sub> | | | 215 | | mV | | # **ELECTRICAL CHARACTERISTICS (continued)** $(V_{VBUS\_UVLOZ} < V_{VBUS\_OV} \text{ and } V_{VBUS} > V_{BAT} + V_{SLEEP}, T_J = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ typical values are at } T_J = +25^{\circ}\text{C}, \text{ unless otherwise noted.})$ | PARAMETER | SYMBOL | CONE | DITIONS | MIN | TYP | MAX | UNITS | | |----------------------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------|-------|-------------------------|-------|---------------|--| | Power Path Management | | | | | | | | | | System Regulation Voltage | V <sub>SYS</sub> | V <sub>BAT</sub> = 4.4V, V <sub>BAT</sub> > V <sub>B</sub> BATFET_DIS = 1 | SYS_MIN, | | V <sub>BAT</sub> + 50mV | | V | | | Minimum DC System Voltage Output | V <sub>SYS_MIN</sub> | V <sub>BAT</sub> < SYS_MIN[2:0] =<br>BATFET_DIS = 1 | 101 (3.5V), | 3.5 | 3.65 | | ٧ | | | Maximum DC System Voltage Output | V <sub>SYS_MAX</sub> | $V_{BAT} \le 4.4V$ , $V_{BAT} > V_{SY}$<br>BATFET_DIS = 1 | <sub>/S_MIN</sub> = 3.5V, | 4.38 | 4.45 | 4.52 | ٧ | | | Top Reverse Blocking MOSFET<br>On-Resistance between VBUS and PMID -<br>Q1 | R <sub>ON_RBFET</sub> | | | | 27 | | mΩ | | | Top Switching MOSFET On-Resistance between PMID and SW - Q2 | R <sub>ON_HSFET</sub> | V <sub>REGN</sub> = 5V | | | 25 | | mΩ | | | Bottom Switching MOSFET On-Resistance between SW and GND - Q3 | R <sub>ON_LSFET</sub> | V <sub>REGN</sub> = 5V | | | 28 | | mΩ | | | BATFET Forward Voltage in Supplement Mode | $V_{FWD}$ | | | | 25 | | mV | | | Battery Charger | | • | | • | • | | | | | Charge Voltage Program Range | V <sub>BAT_REG_RANGE</sub> | | | 3.856 | | 4.624 | V | | | Charge Voltage Step | V <sub>BAT_REG_STEP</sub> | | | | 32 | | mV | | | | | VREG[4:0] = 01011 | T <sub>J</sub> = +25°C | 4.192 | 4.208 | 4.224 | | | | | $V_{ extsf{BAT}\_ extsf{REG}}$ | (4.208V) | $T_J = -40^{\circ}C \text{ to } +85^{\circ}C$ | 4.184 | 4.208 | 4.232 | V | | | | | VREG[4:0] = 01111<br>(4.352V) | T <sub>J</sub> = +25°C | 4.333 | 4.35 | 4.367 | | | | Charge Voltage Setting | | | $T_J = -40^{\circ}C \text{ to } +85^{\circ}C$ | 4.324 | 4.35 | 4.376 | | | | | | VREG[4:0] = 10001<br>(4.400V) | T <sub>J</sub> = +25°C | 4.380 | 4.397 | 4.414 | | | | | | | $T_J = -40^{\circ}C \text{ to } +85^{\circ}C$ | 4.371 | 4.397 | 4.423 | | | | | | $V_{BAT\_REG}$ = 4.208V or $V_{BAT\_REG}$ = 4.352V or $V_{BAT\_REG}$ = 4.400V | T <sub>J</sub> = +25°C | -0.4 | | 0.4 | | | | Charge Voltage Setting Accuracy | V <sub>BAT_REG_ACC</sub> | | T <sub>J</sub> = -40°C to +85°C | -0.6 | | 0.6 | - % | | | Charge Current Regulation Range | I <sub>CHG REG RANGE</sub> | - BAI_REG | 1 " | 0 | | 3780 | mA | | | Charge Current Regulation Step | I <sub>CHG REG STEP</sub> | T <sub>J</sub> = +25°C | | | 60 | | mA | | | <u> </u> | 6110_1120_0121 | 0 1 1 | I <sub>CHG</sub> = 60mA | 0.035 | 0.055 | 0.075 | | | | | | | I <sub>CHG</sub> = 240mA | 0.2 | 0.23 | 0.255 | -<br>-<br>- A | | | | | $V_{BAT} = 3.8V,$ | I <sub>CHG</sub> = 720mA | 0.64 | 0.7 | 0.755 | | | | | | T <sub>J</sub> = +25°C | I <sub>CHG</sub> = 1.38A | 1.24 | 1.35 | 1.47 | | | | | | | I <sub>CHG</sub> = 2.04A | 1.93 | 2.04 | 2.15 | | | | Charge Current Regulation Setting | I <sub>CHG_REG</sub> | | I <sub>CHG</sub> = 60mA | 0.045 | 0.06 | 0.08 | | | | | | | I <sub>CHG</sub> = 240mA | 0.21 | 0.24 | 0.275 | | | | | | $V_{BAT} = 3.1V$ , | I <sub>CHG</sub> = 720mA | 0.67 | 0.72 | 0.77 | | | | | | T <sub>J</sub> = +25°C | I <sub>CHG</sub> = 1.38A | 1.31 | 1.38 | 1.45 | | | | | | | I <sub>CHG</sub> = 2.04A | 1.97 | 2.04 | 2.11 | | | | Pre-Charge Current Regulation Setting | I <sub>PRECHG</sub> | IPRECHG[3:0] = 0010 (180mA), T <sub>J</sub> = +25°C | | 150 | 180 | 210 | mA | | | Battery LOW Falling Threshold | V <sub>BATLOW_FALL</sub> | I <sub>CHG</sub> = 480mA | | 2.82 | 2.95 | 3.08 | V | | | Battery LOW Rising Threshold | V <sub>BATLOW_RISE</sub> | Change from pre-cha | rge to fast charging | 3.06 | 3.15 | 3.24 | V | | | Targetination Current Demulation Cattle | | I <sub>CHG</sub> > 1.26A,<br>V <sub>BAT_REG</sub> = 4.208V | ITERM[3:0] = 0010<br>(180mA), T <sub>J</sub> = +25°C | 135 | 167 | 200 | , A | | | Termination Current Regulation Setting | I <sub>TERM</sub> | I <sub>CHG</sub> ≤ 1.26A,<br>V <sub>BAT_REG</sub> = 4.208V | ITERM[3:0] = 0010<br>(180mA), T <sub>J</sub> = +25°C | 145 | 172 | 200 | 200 mA | | # **ELECTRICAL CHARACTERISTICS (continued)** $(V_{VBUS\_UVLOZ} < V_{VBUS\_OV} \text{ and } V_{VBUS} > V_{BAT} + V_{SLEEP}, T_J = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ typical values are at } T_J = +25^{\circ}\text{C}, \text{ unless otherwise noted.})$ | PARAMETER Battery Charger Battery Short Voltage | SYMBOL V <sub>SHORT</sub> | CO | NDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------|-------|-------|-------| | | V | | | | | | | | Battery Short Voltage | I V | | | | | | | | | | $V_{BAT}$ falling, $T_{J} = +25^{\circ}C$ $V_{CAT}$ rising, $T_{J} = +25^{\circ}C$ | | 1.93 | 2 | 2.07 | V | | D 01 . 10 | V <sub>SHORTZ</sub> | $V_{BAT}$ rising, $T_J = +25^{\circ}C$ | | 2.13 | 2.19 | 2.25 | | | Battery Short Current | I <sub>SHORT</sub> | V <sub>BAT</sub> < V <sub>SHORTZ</sub> | I | | 90 | | mA | | Recharge Threshold below V <sub>BAT_REG</sub> | $V_{RECHG}$ | V <sub>BAT</sub> falling | VRECHG = 0 (100mV) | 80 | 110 | 145 | mV | | | | | VRECHG = 1 (200mV) | 190 | 220 | 260 | | | System Discharge Load Current | I <sub>SYS_LOAD</sub> | V <sub>SYS</sub> = 4.2V | | | 17 | | mA | | BATFET MOSFET On-Resistance | R <sub>ON_BATFET</sub> | | m BAT pin to SYS pin, $T_J = +25^{\circ}C$ | | 19 | 25 | mΩ | | Input Voltage and Current Regula | ion (DPM: Dy | namic Power Manageme | nt) | ī | Г | 1 | 1 | | | | | VINDPM_OS[1:0] = 00 (4.4V) | 4.31 | 4.4 | 4.49 | | | Input Voltage Regulation Limit | V <sub>INDPM</sub> | VINDPM[3:0] = 0101 | VINDPM_OS[1:0] = 01 (6.4V) | 6.29 | 6.39 | 6.49 | V | | pat ronago riogalation = | • INDFW | | VINDPM_OS[1:0] = 10 (8V) | 7.84 | 7.98 | 8.12 | | | | | | VINDPM_OS[1:0] = 11 (11V) | 10.77 | 10.96 | 11.15 | | | Input Voltage Regulation Accuracy | V <sub>INDPM_ACC</sub> | | | -2 | | 2 | % | | Input Voltage Regulation Limit<br>Tracking VBAT | $V_{DPM\_VBAT}$ | $V_{BAT} = 4V$ , $V_{INDPM} = 3.9V$ , $VDPM\_BAT\_TRACK[1:0]$ | ] = 11 (300mV) | | 4.35 | | V | | | | | IINDPM[4:0] = 00100 (500mA) | 445 | | 640 | | | | I <sub>INDPM</sub> | $V_{VBUS}$ = 5V, current<br>pulled from SW,<br>$T_J$ = +25°C | IINDPM[4:0] = 01000 (900mA) | 825 | | 1000 | mA | | USB Input Current Regulation Limit | | | IINDPM[4:0] = 01110 (1.5A) | 1370 | | 1530 | | | | | | IINDPM[4:0] = 10011 (2A) | 1820 | | 1980 | | | Input Current Limit during System<br>Start-Up Sequence | I <sub>IN_START</sub> | | | | 270 | | mA | | BAT Pin Over-Voltage Protection | | | | | | | • | | D. (1) | V <sub>BATOVP_RISE</sub> | As percentage of | V <sub>BAT</sub> rising | 102.8 | 103.8 | 104.8 | 0, | | Battery Over-Voltage Threshold | V <sub>BATOVP_FALL</sub> | $V_{BAT\_REG}$ , $T_J = +25$ °C | V <sub>BAT</sub> falling | 100.8 | 101.8 | 102.8 | - % | | Thermal Regulation and Thermal | Shutdown | | L | | I | | | | Junction Temperature Regulation | | | TREG = 1 (120°C) | | 120 | | | | Threshold | T <sub>JUNCTION_REG</sub> | Temperature increasing | TREG = 0 (80°C) | | 80 | | °C | | Thermal Shutdown Rising<br>Temperature | T <sub>SHUT</sub> | Temperature increasing | | | 150 | | °C | | Thermal Shutdown Hysteresis | T <sub>SHUT_HYS</sub> | | | | 30 | | °C | | JEITA Thermistor Comparator (Bu | ck Mode) | | | | ı | | | | T1 (0°C) Threshold Voltage on TS Pin | V <sub>T1</sub> | Charge suspends if temp (T < T1), as percentage of | | 72.6 | 73.2 | 73.8 | % | | V <sub>⊺1</sub> Falling | _ | As percentage of V <sub>REGN</sub> | | 71.1 | 71.6 | 72.1 | 70 | | T2 (10°C) Threshold Voltage on TS<br>Pin | V <sub>T2</sub> | Charge sets to $I_{CHG}/2$ and the lower of 4.1V and $V_{REG}$ if T1 < T < T2, as percentage of $V_{REGN}$ | | 67.5 | 68.0 | 68.5 | % | | V <sub>T2</sub> Falling | V 12 | As percentage of V <sub>REGN</sub> | | 66.2 | 66.7 | 67.2 | ,,, | | V <sub>T3</sub> Rising | | As percentage of V <sub>REGN</sub> | | 45.4 | 45.9 | 46.4 | | | T3 (45°C) Threshold Voltage on TS<br>Pin | V <sub>T3</sub> | Charge sets to the lower if T3 < T < T4, as percent | | 44 | 44.5 | 45 | % | | V <sub>T4</sub> Rising | | As percentage of V <sub>REGN</sub> | | 35 | 35.5 | 36 | | | T4 (60°C) Threshold Voltage on TS<br>Pin | $V_{T4}$ | | 4, as percentage of V <sub>REGN</sub> | 33.7 | 34.2 | 34.7 | % | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{VBUS\_UVLOZ} < V_{VBUS\_OV} \text{ and } V_{VBUS} > V_{BAT} + V_{SLEEP}, T_J = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ typical values are at } T_J = +25^{\circ}\text{C}, \text{ unless otherwise noted.})$ | Cold or Hot Themistor Comparator (Boost Mode) | DADAMETI | ED | CVMBOL | CONDITION | c | MINI | TVD | MAY | UNITS | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------|-------------------------|---------------------------------------------------------------------------|---------------------|------|------|------|-------| | Cold Temperature Threshold Tris Phinologia Rising Threshold) TS Voltage Falling (Exit Cold Range) Vaccital (TS Phinologia Rising (Exit Hold | | | SYMBOL | CONDITION | ა | MIN | TYP | MAX | UNITS | | As percentage of Viscos (approx20 C w 103A1) 9.3 60 9.7 8. | | • | (Boost Mode | ,<br> | | | | 1 | | | As percentage of Nesou 78.5 79 79.5 | (TS Pin Voltage Rising Threshold) TS Voltage Falling (Exit Cold Range) | | V <sub>BCOLD</sub> | As percentage of V <sub>REGN</sub> (approx20°C w/ 103AT) | | 79.3 | 80 | 80.7 | % | | As percentage of Verces (approx. 60°C will 103A1) 30.7 31.2 31.7 31.7 31.7 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 31.8 | | | BOOLD | As percentage of V <sub>REGN</sub> | | 78.5 | 79 | 79.5 | ,3 | | As percentage of V_REGN 33.9 34.5 35.1 | | | V | As percentage of V <sub>REGN</sub> (approx. | 60°C w/ 103AT) | 30.7 | 31.2 | 31.7 | 0/ | | HSFET Cycle-by-Cycle Over-Current HasFET_ODE T_1 = +25°C T_2 + | | | V BHOT | As percentage of V <sub>REGN</sub> | | 33.9 | 34.5 | 35.1 | 70 | | | Charge Over-Current | Comparator (C | ycle-by-Cycl | e) | | | II. | I | | | Charge Under-Current Comparator (Cycle-by-Cycle) | | Over-Current | I <sub>HSFET_OCP</sub> | T <sub>J</sub> = +25°C | | 6.6 | | 9.2 | Α | | Description Part Palling Threshold Lester_UCP Change rectifier from synchronous mode to non-synchronous non | System Overload Thres | shold | I <sub>BATFET_OCP</sub> | T <sub>J</sub> = +25°C | | 9 | | | Α | | PWM | Charge Under-Current | t Comparator ( | Cycle-by-Cyc | cle) | | | | | | | PWM Switching Frequency Fig. Oscillator frequency, T₂ = +25°C Buck mode 1380 1500 1620 Max | LSFET Under-Current Fa | alling Threshold | I <sub>LSFET_UCP</sub> | | us mode to | | 180 | | mA | | PWM Switching Frequency fsw Oscillator frequency, T₁ = +25°C Boost mode 1380 1500 1620 Mtz | PWM | | | | | | | | | | Boost mode 1380 1500 1620 | DWM Switching Freque | nev | four | Oscillator fraguency T = ±25°C | Buck mode | 1380 | 1500 | 1620 | kH7 | | Boost Mode Regulation Voltage | F WWW SWILCHING Freque | псу | ISW | Oscillator frequency, 1, = +25 C | Boost mode | 1380 | 1500 | 1620 | KI IZ | | Boost Mode Regulation Voltage Vorg_Res | Maximum PWM Duty C | ycle <sup>(1)</sup> | D <sub>MAX</sub> | | | | 99 | | % | | Second Mode Regulation Voltage Accuracy Variage Accuracy Variage | <b>Boost Mode Operation</b> | n | | | | | | | | | Note | Boost Mode Regulation Voltage | | $V_{OTG\_REG}$ | V <sub>BAT</sub> = 3.8V, I <sub>PMID</sub> = 0A, BOOST\ | /[1:0] = 10 (5.15V) | 4.99 | 5.13 | 5.28 | V | | Varising, MIN_BAT_SEL = 0 3.03 3.2 3.35 Varising, MIN_BAT_SEL = 0 Varising, MIN_BAT_SEL = 1 Varisin | _ | | | V <sub>BAT</sub> = 3.8V, I <sub>PMID</sub> = 0A, BOOSTV[1:0] = 10 (5.15V) | | -2.8 | | 2.9 | % | | Voltage | | | | V <sub>BAT</sub> falling, MIN_BAT_SEL = 0 | | 2.88 | 3.0 | 3.1 | V | | V <sub>BAT</sub> talling, MiN_BAI_SEL = 1 2.32 2.5 2.66 V <sub>BAT</sub> rising, MIN_BAI_SEL = 1 2.51 2.7 2.88 OTG Mode Maximum Output Current I <sub>OTG</sub> BOOST_LIM = 0 (1.2A), T <sub>J</sub> = +25°C 1.1 1.4 1.75 BOOST_LIM = 1 (2A), T <sub>J</sub> = +25°C 1.9 2.35 2.8 OTG Over-Voltage Threshold V <sub>OTG_OVP</sub> Rising threshold 5.8 6 6.2 V HSFET Under-Current Falling I <sub>OTG_HSZCP</sub> Change rectifier from synchronous mode to non-synchronous mode 430 mA REGN LDO REGN LDO Output Voltage V <sub>REGN</sub> V <sub>REGN</sub> = 9V, I <sub>REGN</sub> = 40mA 4.35 4.75 5.15 V <sub>VBUS</sub> = 5V, I <sub>REGN</sub> = 20mA 4.75 4.85 4.95 Logic I/O Pin Characteristics (nCE, DCEN, SCL, SDA and nQON) Input Low Threshold Input High Threshold N <sub>O</sub> ON, nCE V <sub>IH</sub> 1.3 V Output Low Threshold Output High | | Low Battery | V <sub>BATLOW_OTG</sub> | V <sub>BAT</sub> rising, MIN_BAT_SEL = 0 | | 3.03 | 3.2 | 3.35 | | | OTG Mode Maximum Output Current Iorg BOOST_LIM = 0 (1.2A), T <sub>J</sub> = +25°C 1.1 1.4 1.75 A OTG Over-Voltage Threshold Vorg_Over Rising threshold 5.8 6 6.2 V HSFET Under-Current Falling Threshold Iorg_Hszcep Change rectifier from synchronous mode to non-synchronous mode to non-synchronous mode 430 mA REGN LDO VREGN VyBUS = 9V, IREGN = 40mA 4.35 4.75 5.15 V Logic I/O Pin Characteristics (nCE, DCEN, SCL, SDA and nQON) VVBUS = 9V, IREGN = 40mA 4.35 4.75 5.15 V Logic I/O Pin Characteristics (nCE, DCEN, SCL, SDA, nQON, nCE VIL NUL 0.4 V Unput High Threshold NUL VIL 1.3 V Output High Threshold VOL VOL NUL REGN V </td <td>Voltage</td> <td>•</td> <td colspan="2">V<sub>BAT</sub> falling, MIN_BAT_SEL = 1</td> <td>2.32</td> <td>2.5</td> <td>2.66</td> | Voltage | • | | V <sub>BAT</sub> falling, MIN_BAT_SEL = 1 | | 2.32 | 2.5 | 2.66 | | | OTG Mode Maximum Output Current IoTG BOOST_LIM = 1 (2A), T <sub>J</sub> = +25°C 1.9 2.35 2.8 OTG Over-Voltage Threshold Votag_Ov/P Rising threshold 5.8 6 6.2 V HSFET Under-Current Falling Threshold IoTG_HSZCP Change rectifier from synchronous mode to non-synchronous mode to non-synchronous mode 430 mA REGN LDO VREGN VREGN VREGN = 40mA 4.35 4.75 5.15 V Logic I/O Pin Characteristics (nCE, DCEN, SCL, SDA and nQON) VIL 4.75 4.85 4.95 V Input Low Threshold Input High Threshold SCL, SDA, nQON, nCE VIL 1.3 V V Output Low Threshold Output High Threshold DCEN VOL 0.1 V V High-Level Leakage Current IBIAS Pull up rail 1.8V 0.1 1 μA Logic I/O Pin Characteristics (nPG, STAT and nINT) – Open-Drain 1.2 0.2 1 1 μA | | | | V <sub>BAT</sub> rising, MIN_BAT_SEL = 1 | | 2.51 | 2.7 | 2.88 | | | BOOST_LIM = 1 (2A), T <sub>J</sub> = +25°C 1.9 2.35 2.8 | OTC Made Maximum C | Vitalit Climant | | BOOST_LIM = 0 (1.2A), T <sub>J</sub> = +25°C | | 1.1 | 1.4 | 1.75 | А | | HSFET Under-Current Falling I <sub>OTG_HSZCP</sub> Change rectifier from synchronous mode to non-synchronous mode Mage M | OTG Mode Maximum C | Julpul Current | IOTG | BOOST_LIM = 1 (2A), T <sub>J</sub> = +25°C | | 1.9 | 2.35 | 2.8 | | | Threshold Torg_Hszcp non-synchronous mode 430 MA | OTG Over-Voltage Three | eshold | $V_{\text{OTG\_OVP}}$ | Rising threshold | | 5.8 | 6 | 6.2 | V | | REGN LDO Output Voltage $V_{REGN} = V_{VBUS} = 9V, I_{REGN} = 40\text{mA} \qquad 4.35 \qquad 4.75 \qquad 5.15 \\ V_{VBUS} = 5V, I_{REGN} = 20\text{mA} \qquad 4.75 \qquad 4.85 \qquad 4.95 $ $Logic I/O Pin Characteristics (nCE, DCEN, SCL, SDA and nQON)$ $Input Low Threshold Input High Threshold Input High Threshold Input Low Low$ | | alling | I <sub>OTG_HSZCP</sub> | | us mode to | | 430 | | mA | | V | REGN LDO | | | | | | | | | | Logic I/O Pin Characteristics (nCE, DCEN, SCL, SDA and nQON) V <sub>I</sub> L 0.4 V Input Low Threshold Input High Threshold Output Low Threshold Output Low Threshold Output Low Threshold Output Low Threshold Output Low Threshold Output High | DECN LDO Output Volt | togo | V | $V_{VBUS} = 9V$ , $I_{REGN} = 40mA$ | | 4.35 | 4.75 | 5.15 | \/ | | Input Low Threshold SCL, SDA, nQON, nCE V <sub>IH</sub> 1.3 V | REGN LDO Output Voltage | | V REGN | $V_{VBUS} = 5V$ , $I_{REGN} = 20$ mA | | 4.75 | 4.85 | 4.95 | | | Input High Threshold nQON, nCE V <sub>IH</sub> 1.3 V | Logic I/O Pin Characte | eristics (nCE, l | DCEN, SCL, S | SDA and nQON) | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | · OOL, ODA, | | V <sub>IL</sub> | | | | | 0.4 | V | | Output High Threshold VOH REGN V High-Level Leakage Current IBIAS Pull up rail 1.8V 0.1 1 μA Logic I/O Pin Characteristics (nPG, STAT and nINT) – Open-Drain | nput High Threshold nQON, nCE | | V <sub>IH</sub> | | | 1.3 | | | V | | Output High Threshold V <sub>OH</sub> REGN V High-Level Leakage Current I <sub>BIAS</sub> Pull up rail 1.8V 0.1 1 μA Logic I/O Pin Characteristics (nPG, STAT and nINT) – Open-Drain | Output Low Threshold | Output Low Threshold | | | | | 0.1 | | V | | Logic I/O Pin Characteristics (nPG, STAT and nINT) – Open-Drain | Output High Threshold | DOLIN | V <sub>OH</sub> | | | | REGN | | V | | | High-Level Leakage Cu | ırrent | I <sub>BIAS</sub> | Pull up rail 1.8V | | | 0.1 | 1 | μA | | Low-Level Output Voltage V <sub>OL</sub> 0.2 V | Logic I/O Pin Characte | eristics (nPG, | STAT and nIN | IT) – Open-Drain | | | | | _ | | | Low-Level Output Volta | ge | V <sub>OL</sub> | | | | | 0.2 | V | #### NOTE: 1. Guaranteed by design. Not production tested. ### **TIMING REQUIREMENTS** $(V_{VBUS\_UVLOZ} < V_{VBUS\_OV} \text{ and } V_{VBUS} > V_{BAT} + V_{SLEEP}, T_J = -40^{\circ}\text{C}$ to +85°C, typical values are at $T_J = +25^{\circ}\text{C}$ , unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------|------|------|------|-------| | V <sub>VBUS</sub> /V <sub>BAT</sub> Power-Up | • | | | | | | | VBUS OVP Reaction Time | t <sub>ACOV</sub> | V <sub>VBUS</sub> rising above ACOV threshold to turn off Q2 | | 0.1 | | μs | | Wait Window for Bad Adaptor Detection | t <sub>BAD_SRC</sub> | | | 30 | | ms | | Battery Charger | | | | | | | | Deglitch Time for Charge Termination | t <sub>TERM_DGL</sub> | | | 230 | | ms | | Deglitch Time for Recharge | t <sub>RECHG_DGL</sub> | | | 230 | | ms | | System Over-Current Deglitch Time to Turn off Q4 | t <sub>SYSOVLD_DGL</sub> | | | 112 | | μs | | Battery Over-Voltage Deglitch Time to Disable | t <sub>BATOVP</sub> | | | 1 | | μs | | Charge | t <sub>BATOVP_DCEN</sub> | DCEN active | 2.8 | 3.5 | 4.4 | ms | | Typical Charge Safety Timer Range | t <sub>SAFETY</sub> | CHG_TIMER = 1 | 14.5 | 16 | 17.9 | h | | Typical Top-Off Timer Range | t <sub>TOP_OFF</sub> | TOPOFF_TIMER[1:0] = 10 (35min) | 31 | 35 | 39 | min | | nQON Timing and Ship Mode Timing | • | | | • | | | | nQON Negative Pulse Low Pulse Width to Turn on BATFET and Exit Ship Mode | t <sub>SHIPMODE</sub> | | 0.9 | 1 | 1.2 | s | | nQON Low Time to Reset BATFET | t <sub>QON_RST</sub> | | 9 | 10 | 11.5 | s | | BATFET off Time during Full System Reset | t <sub>BATFET_RST</sub> | | 285 | 320 | 355 | ms | | Wait Delay for Entering Ship Mode | t <sub>SM_DLY</sub> | | 11 | 12.3 | 13.5 | s | | Digital Clock and Watchdog Timer | | | | | | | | Watchdog Reset Time | t <sub>WDT</sub> | WATCHDOG[1:0] = 01,<br>REGN LDO disabled | | 40.9 | | s | | Digital Clock Frequency in Low Power | $f_{LPDIG}$ | REGN LDO disabled | | 31 | | kHz | | Digital Clock Frequency | f <sub>DIG</sub> | REGN LDO enabled | | 500 | | kHz | | I <sup>2</sup> C Interface | • | | | • | • | • | | SCL Clock Frequency | f <sub>SCL</sub> | | | 400 | | kHz | ### TYPICAL PERFORMANCE CHARACTERISTICS ### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)** ### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)** #### TYPICAL APPLICATION CIRCUITS Figure 1. SGM41541 Typical Application Circuit Figure 2. SGM41542 Typical Application Circuit ### **FUNCTIONAL BLOCK DIAGRAM** Figure 3. Block Diagram #### **DETAILED DESCRIPTION** The SGM41541/SGM41542 are power management and charger devices for applications such as cell phones and tablets that use high capacity single-cell Li-lon or Li-polymer batteries. The SGM41541/SGM41542 can accommodate a wide range of input sources including USB, wall adaptor and car chargers. It is optimized for 5V input (USB voltage) but is capable of operating with input voltages from 3.9V to 13.5V. It also supports JEITA profile for battery charging safety at high or low temperatures. Automatic power path selection to power the system (SYS) from the input source (VBUS), battery (BAT) or both is another feature of the device. Battery charge current is programmable and can reach a maximum of 3.78A (charge). In the Boost mode, the battery voltage is boosted to power the VBUS pin (2A MAX) when it is a power receiving node (USB OTG) that is typically regulated to 5.15V. The device may operate in several different modes: In HIZ mode, the reverse blocking FET (Q1), internal REGN LDO, converter switches and some other parts of the internal circuit remain off to save the battery while it supplies DC power to the system through BATFET. In the sleep mode, the switching is stopped. The charger goes to the sleep mode when the input source voltage ( $V_{VBUS}$ ) is not high enough for charging the battery. In other words, $V_{VBUS}$ is smaller than $V_{BAT}$ + $V_{SLEEP}$ (where $V_{SLEEP}$ is a small threshold) and Buck converter is not able to charge, even at its maximum duty cycle. The Boost may also go to the sleep mode if similar issue happens in the reverse direction (when $V_{VBUS}$ is almost equal to or smaller than $V_{BAT}$ ). In supplement mode, the input source power is not enough to supply system demanded power and the battery assists by discharging to the system in parallel and providing the deficit. #### Power-On Reset (POR) The internal circuit of the device is powered from the greater voltage between $V_{VBUS}$ and $V_{BAT}.$ When the voltage of the selected source goes above its UVLO level ( $V_{VBUS} > V_{VBUS\_UVLOZ}$ or $V_{BAT} > V_{BAT\_UVLOZ}$ ), a POR happens and activates the sleep comparator, battery depletion comparator and BATFET driver. Upon activation, the $I^2C$ interface will also be ready for communication and all registers reset to their default values. # Power-Up from Battery Only (No Input Source) When only the battery is presented as a source and its voltage is above depletion threshold ( $V_{BAT\_DPL\_RISE}$ ), the BATFET turns on and connects the battery to the system. The quiescent current is minimum because the REGN LDO remains off. Conduction losses are also low due to small $R_{DSON}$ of BATFET. Low losses help to extend the battery run time. The discharge current through BATFET is continuously monitored. In the supplement mode, if a system overload (or short) occurs ( $I_{BAT} > I_{BATFET\_OCP}$ ), the BATFET is turned off immediately and BATFET\_DIS bit is set to 1. The BATFET will not enable until the input source is applied or one of the BATFET Enable Mode (Exit Ship Mode) methods (explained later) is used to activate the BATFET. # Power-Up Process from the Input Power Source Upon connection of an input source (VBUS), its voltage sensed from VAC pin (for SGM41541) or VBUS pin (for SGM41542) is checked to turn on the internal REGN LDO regulator and the bias circuits (whether the battery is present or not). The input current limit is determined and set before the Buck converter is started. The sequences of actions when VBUS as input source is powered up are: - 1. REGN LDO power-up. - 2. Poor power source detection (qualification). - **3. Input power source type detection.** (Based on D+/D- or PSEL input. It is used to set the default input current limit (IINDPM[4:0]).) - 4. Setting of the input voltage limit threshold (VINDPM threshold). - 5. DC/DC converter power-up. Details of the power-up steps are explained in the following sections. # **DETAILED DESCRIPTION (continued)** #### **REGN LDO Power-Up** The REGN low dropout regulator powers the internal bias circuits, HSFET and LSFET gate drivers and TS rail (thermistor pin). The STAT pin can also be pulled up to REGN. The REGN enables when the following 2 conditions are satisfied and remain valid for a 220ms delay time, otherwise the device stays in high impedance mode (HIZ) with REGN LDO off. - 1. $V_{VBUS} > V_{VBUS\_PRESENT}$ . - 2. $V_{VBUS} > V_{BAT} + V_{SLEEPZ}$ (in Buck mode) or $V_{VBUS} < V_{BAT} + V_{SLEEP}$ (in Boost mode). In HIZ state, the quiescent current drawn from VBUS is very small (less than $I_{VBUS\_HIZ}$ ). System is powered only by the battery in HIZ mode. #### **Poor Power Source Detection (Qualification)** When REGN LDO is powered, the input source (adaptor) is checked for its type and current capacity. To start the Buck converter, the input (VBUS) must meet the following conditions: - 1. $V_{VBUS} < V_{VBUS_{OV}}$ . - 2. $V_{VBUS} > V_{VBUSMIN\_RISE}$ during $t_{BAD\_SRC}$ test period (30ms TYP) in which the $I_{BAD\_SRC}$ (30mA TYP) current is pulled from VBUS. If the test is failed, the conditions are repeatedly checked every two seconds. As soon as the input source passes qualification, the VBUS\_GD bit in status register is set to 1 and a pulse is sent to the nINT pin to inform the host. Type detection will start as next step. #### **Input Power Source Type Detection** The input source detection will run through the D+/D- lines or the PSEL pin while REGN LDO is powered and after the VBUS\_GD bit is set. The SGM41542 can detect the input source types, which include SDP/CDP/DCP and non-standard adaptor through the D+/D- pins following USB BC1.2 specification. The SGM41541 sets the input current limit through PSEL pin. A pulse is sent to nINT pin to inform the host when the input source type detection is completed. Some registers and pins are also updated as detailed below: - 1. Input current limit register (the value in the IINDPM[4:0]) is changed to set current limit. - 2. PG\_STAT (power good) bit is set. - 3. VBUS\_STAT[2:0] register is updated to indicate USB or adaptor input source types. The input current is always limited by the IINDPM[4:0] register and the limit can be updated by the host if needed. #### Input Current Limit by PSEL (SGM41541) PSEL pin interfaces with USB physical layer (PHY) for input current limit setting. The USB PHY device output is used to detect if the input is a USB host or a charging port. In the host-control mode, the host must enable IINDET\_EN bit for reading the PSEL value and updating the IINDPM[4:0]. In the default mode, IINDPM[4:0] is updated automatically by PSEL value in real-time as given in Table 1. **Table 1. Input Current Limit Setting from PSEL** | Input Detection | PSEL Pin | Input Current<br>Limit (I <sub>INDPM</sub> ) | VBUS_STAT[2:0] | |-----------------|----------|----------------------------------------------|----------------| | USB Host SDP | High | 500mA | 001 | | Adaptor | Low | 2400mA | 010 | #### Input Current Limit by D+/D- Detection (SGM41542) The SGM41542 integrates a D+/D- based input source detection to set the input current limit when VBUS is plugged in. When input source is plugged in, the device starts USB BC1.2 detection and sets the SDP/CDP/DCP related input current limit. And if the data contact detection timer expires, the non-standard adaptor detection starts and then sets the input current limit. Please refer to Table 2 and Table 3. **Table 2. Non-Standard Adaptor Detection** | Non-Standard<br>Adaptor | D+ Threshold | D- Threshold | Input Current<br>Limit (A) | |-------------------------|-----------------|-----------------|----------------------------| | Divider 1 | VD+ within V2P7 | VD- within V2P0 | 2.1 | | Divider 2 | VD+ within V1P2 | VD- within V1P2 | 2 | | Divider 3 | VD+ within V2P0 | VD- within V2P7 | 1 | | Divider 4 | VD+ within V2P7 | VD- within V2P7 | 2.4 | Table 3. Input Current Limit Setting from D+/D- Detection | D+/D- Detection | Input Current Limit (I <sub>INDPM</sub> ) | |--------------------|-------------------------------------------| | USB SDP (USB500) | 500mA | | USB CDP | 1.5A | | USB DCP | 2.4A | | Divider 1 | 2.1A | | Divider 2 | 2A | | Divider 3 | 1A | | Divider 4 | 2.4A | | Unknown 5V Adaptor | 500mA | #### Force Detection of Input Current Limit The host can set IINDET\_EN bit to 1 in host mode to force the device to run. And the IINDET\_EN bit returns to 0 by itself and input result is updated after the detection is completed. #### D+/D- Output Voltage Setting (SGM41542) The host can set D+/D- output voltages by DP\_VSET[1:0] and DM\_VSET[1:0] to HIZ, 0V, 0.6V or 3.3V. When BC1.2 detection runs, these bits are ignored. ### **DETAILED DESCRIPTION (continued)** # Setting of the Input Voltage Limit Threshold (VINDPM Threshold) A wide voltage range (3.9V to 5.4V, 5.9V to 9V, 10.5V to 12V) is supported for the input voltage limit setting in VINDPM[3:0] and VINDPM OS[1:0]. 4.5V is the default for USB. The device supports dynamic tracking of the battery voltage (VINDPM). VDPM\_BAT\_TRACK[1:0] bits can be used to enable tracking (00 to disable tracking) and set the tracking offset value. When the tracking is enabled, the input voltage limit will be set to the larger value between the VINDPM[3:0] and $V_{BAT}$ + VDPM\_BAT\_TRACK[1:0]. The VDPM\_BAT\_TRACK[1:0] tracking offset can be set to 200mV, 250mV or 300mV. And this function only takes effect when VINDPM OS[1:0] = 00. #### **DC/DC Converter Power-Up** The 1.5MHz switching converter composed of LSFET and HSFET is enabled, which can start switching when the input current limit is set. Converter is initiated with a soft-start when the system voltage is ramped up. If SYS voltage is less than 2.19V, the input current is limited to 200mA or IINDPM[4:0], depending on whichever is smaller, otherwise the limit is set to IINDPM[4:0]. The BATFET remains on to charge the battery if the battery charging function is enabled, otherwise BATFET turns off. When converter operates for battery charging, it acts as an efficient, fixed frequency synchronous Buck converter regardless of the input/output voltages and currents. However, it is capable of switching to PFM mode at light load when charging is disabled or when the detected battery voltage is less than minimum system voltage setting. PFM operation can be enabled or prevented in either Buck or Boost mode through using the PFM\_DIS bit. #### **Boost Mode** The SGM41541/SGM41542 support USB On-The-Go. When a load device is connected to the USB port, the converter can operate as a step-up synchronous converter (Boost mode) with 1.5MHz switching frequency to supply power from the battery to that load. The 1.2A USB OTG output current limit requirement is achieved by programming, however, the Boost converter can deliver 2A to the output (default limit). Converter will be set to Boost mode if at least 30ms is passed from enabling this mode (OTG\_CONFIG bit = 1) and the following conditions are satisfied: - 1. $V_{BAT} > V_{BATLOW OTG}$ . - 2. $V_{VBUS} < V_{BAT} + V_{SLEEP}$ (in sleep mode). - 3. Acceptable voltage range at TS pin ( $V_{BHOT} < V_{TS} < V_{BCOLD}$ ). The output voltage is set to $V_{VBUS} = 5.15V$ and is maintained as long as $V_{BAT}$ is above $V_{BATLOW\_OTG}$ . The output current can reach up to the programmed value by BOOST\_LIM bit (2A or 1.2A). The VBUS\_STAT[2:0] status register bits are set to 111 in Boost mode (OTG). To minimize the output overshoot in Boost mode, the device starts with PFM first and then switches to PWM. As stated before, PFM can be avoided by using PFM\_DIS bit in Buck and Boost modes. # Host Mode and Default Mode Operation with Watchdog Timer After a power-on reset, the device starts in default mode (standalone) with all registers reset as if the watchdog timer is expired. When the host is in sleep mode or there is no host, the device stays in the default mode in which the SGM41541/SGM41542 operate like an autonomous charger. The battery is charged for 16 hours (default value for the fast charging safety timer). Then the charge stops while Buck converter continues to operate to power the system load. In this mode, WATCHDOG FAULT bit is high. Most of the flexibility features of the SGM41541/SGM41542 become available in the host mode when the device is controlled by a host with I<sup>2</sup>C. By setting the WD RST bit to 1, the charger mode changes from default mode to host mode. In this mode, the WATCHDOG FAULT bit is low and all device parameters can be programmed by the host. To prevent the device watchdog from reset that results in going back to default mode, the host must disable the watchdog timer by setting WATCHDOG[1:0] = 00, or it must consistently reset the watchdog timer before expiry by writing 1 to WD RST to prevent WATCHDOG\_FAULT bit from being set. Every time a 1 is written to the WD\_RST, the watchdog timer will restart counting. Therefore, it should be reset again before overflow (expiry) to keep the device in the host mode. If the watchdog timer expires (WATCHDOG FAULT bit = 1), the device returns to default mode and all registers are reset to their default values except for EN\_ICHG\_MON[1:0], IINDPM[4:0], PFM\_DIS, SYS MIN[2:0], MIN BAT SEL, Q1 FULLON, OVP[1:0], BOOSTV[1:0], VINDPM[3:0], VDPM BAT TRACK[1:0], BATFET DIS, BATFET DLY, VINDPM INT MASK, IINDPM\_INT\_MASK, REG\_RST and VINDPM\_OS[1:0] bits that keep their values unchanged. Figure 4. Watchdog Timer Flow Chart #### **Battery Charging Management** The SGM41541/SGM41542 are designed for charging single-cell Li-lon or Li-poly batteries with a charge current up to 3.78A (MAX). The battery connection switch (BATFET) is in the charge or discharge current path and features low on-resistance (19m $\Omega$ ) to allow high efficiency and low voltage drop. #### **Charging Cycle in Autonomous Mode** Charging is enabled if CHG\_CONFIG = 1 and nCE pin is pulled low. In default mode, the SGM41541/SGM41542 run a charge cycle with the default parameters itemized in Table 4. At any moment, the host can control the charging operations by writing the registers. **Table 4. Charging Parameter Default Setting** | Default Mode | SGM41541/SGM41542 | |-------------------------------------------|-------------------| | Charging Voltage (V <sub>REG</sub> ) | 4.208V | | Charging Current (I <sub>CHG</sub> ) | 2.04A | | Pre-Charge Current (I <sub>PRECHG</sub> ) | 180mA | | Termination Current (I <sub>TERM</sub> ) | 180mA | | Temperature Profile | JEITA | | Safety Timer | 16h | #### Start a New Charging Cycle If the converter can start switching and all the following conditions are satisfied, a new charge cycle starts: - NTC temperature fault is not asserted (TS pin). - · Safety timer fault is not asserted. - BATFET is not forced off. (BATFET DIS bit = 0). - Charging enabled (3 conditions: CHG\_CONFIG bit = 1, ICHG[5:0] register is not 0mA and nCE pin is low). - $\bullet$ Battery voltage is below the programmed full charge level (V $_{\text{REG}}$ ). A new charge cycle starts automatically if battery voltage falls below the recharge threshold level ( $V_{REG}$ - 100mV or $V_{REG}$ - 200mV configured by VRECHG bit). Also, if the charge cycle is completed, a new charging cycle can be initiated by toggling of the nCE pin or CHG\_CONFIG bit. Normally a charge cycle terminates when the charge voltage is above the recharge threshold level and the charging current falls below the termination threshold if the device is not in thermal regulation or dynamic power management (DPM) mode. #### Charge Status Report STAT is an open-drain output pin that reports the status of charge and can drive an LED for indication: a low indicates that charging is in progress, a high shows that charging is completed or disabled and alternating low/high (blinking) show a charging fault. The STAT may be disabled (keep the open-drain switch off) by setting EN\_ICHG\_MON[1:0] = 10 or 11. The CHRG\_STAT[1:0] status register reports the present charging phase and status by two bits: 00 = charging disabled, 01 = in pre-charge, 10 = in fast charging (constant current mode or constant voltage mode) and 11 = charging completed. A negative pulse is sent on nINT pin to inform the host when a charging cycle is completed. In addition, the output status of STAT pin can be set by STAT\_SET[1:0] bits, 00 = LED off (HIZ), 01 = LED on (low), 10 = LED blinking at 1s on 1s off, 11 = LED blinking at 1s on 3s off. This two bits only take effect when EN\_ICHG\_MON[1:0] = 01. #### **Battery Charging Profile** The SGM41541/SGM41542 feature a full battery charging profile with five phases. In the beginning of the cycle, the battery voltage ( $V_{BAT}$ ) is tested, and appropriate current and voltage regulation levels are selected as shown in Table 5. Depending on the detected status of the battery, the proper phase is selected to start or for continuation of the charging cycle. The phases are trickle charge ( $V_{BAT}$ < 2.19V), pre-charge and fast-charge (constant current and constant voltage). Table 5. Charging Current Setting Based on VBAT | V <sub>BAT</sub><br>Voltage | Selected<br>Charging<br>Current | Default Value in the Register | CHRG_STAT[1:0] | |-----------------------------|---------------------------------|-------------------------------|----------------| | < 2.19V | I <sub>SHORT</sub> | 90mA | 01 | | 2.19V to 3.15V | I <sub>PRECHG</sub> | 180mA | 01 | | > 3.15V | I <sub>CHG</sub> | 2.048A | 10 | Note that in the DPM or thermal regulation modes, normal charging functions are temporarily modified: The charge current will be less than the value in the register. The termination is disabled, and the charging safety timer is slowed down by counting at half clock rate. #### **Charge Termination** A charge cycle is terminated when the battery voltage is higher than the recharge threshold and the charge current falls below the programmed termination current. Unless there is a high power demand for system and it needs to operate in supplement mode, the BATFET turns off at the end of the charge cycle. Even after termination, the Buck converter operates continuously to supply the system. CHRG\_STAT[1:0] bits are set to 11 and a negative pulse is sent to nINT pint after termination. If the charger is regulating input current, input voltage or junction temperature instead of charge current, termination will be temporarily prevented. EN\_TERM bit is termination control bit and can be set to 0 to disable termination before it happens. At low termination currents (60mA TYP), the offset in the internal comparator may give rise to a higher (+10mA to +20mA) actual termination current. A delay in termination can be added (optional) as a compensation for comparator offset using a programmable top-off timer. During the delay, constant voltage charge phase continues and gives the falling charge current a chance to drop closer to the programmed value. The top-off delay timer has the same restrictions of the safety timer. As an example, under some conditions, if the safety timer is suspended, the top-off timer will also be suspended or if the safety timer is slowed down, the termination timer will also be slowed down. The TOPOFF\_ACTIVE bit reports the active/inactive status of the top-off timer. The CHRG\_STAT[1:0] and TOPOFF\_ACTIVE bits can be read to find status of the termination. Any of the following events resets the top-off timer: - 1. Disable to enable transition of nCE (charge enable). - 2. A low to high change in the status of termination. - 3. Set REG\_RST bit to 1. The setting of the top-off timer is applied at the time of termination detection and unless a new charge cycle is started, modifying the top-off timer parameters after termination has no effect. A negative pulse is sent to nINT when top-off timer is started or ended. Figure 5. Battery Charging Profile #### **Temperature Qualification** The charging current and voltage of the battery must be limited when battery is cold or hot. A thermistor input for battery temperature monitoring is included in the device that can protect the battery based on JEITA guidelines. #### **Compliance with JEITA Guideline** JEITA guideline (April 20, 2007 release) is implemented in the device for safe charging of the Li-Ion battery. JEITA highlights the considerations and limits that should be considered for charging at cold or hot battery temperatures. High charge current and voltage must be avoided outside the normal operating temperatures (typically 0 °C and 60 °C). This functionality can be disabled if not needed. Four temperature levels are defined by JEITA from T1 (minimum) to T4 (maximum). Outside this range, charging should be stopped. The corresponding voltages sensed by NTC are named $V_{\rm T1}$ to $V_{\rm T4}$ . Due to the sensor negative resistance, a higher temperature results in a lower voltage on TS pin. The battery cool range is between T1 and T2, and the warm range is between T3 and T4. Charge must be limited in the cool and warm ranges. One of the conditions for starting a charge cycle is having the TS voltage within $V_{T1}$ to $V_{T4}$ window limits. If during the charge, battery gets too cold or too hot and TS voltage exceeds the T1 - T4 limits, charging is suspended (zero charge current) and the controller waits for the battery temperature to come back within the T1 to T4 window. JEITA recommends reducing charge current to 1/2 of fast charging current or lower at cool temperatures (T1 - T2). For warmer temperature (within T3 - T4 range), charge voltage is recommended to be kept below 4.1V. The SGM41541/SGM41542 exceed the JEITA requirement by their flexible charge parameter settings. At warm temperature range (T3 - T4), the charge voltage is set to the lower of $V_{REG}$ and 4.1V when JEITA\_VSET\_H = 0, the charge voltage is set to $V_{REG}$ when JEITA\_VSET\_H = 1, and the charge current can be reduced down to 0%, 20% or 50% of fast charging current by the JEITA\_ISET\_H[1:0] bits. At cool temperatures (T1 - T2), the current setting can be reduced down to 50% or 20% of fast charging current selected by the JEITA\_ISET\_L bit when JEITA\_ISET\_L=N = 1, and the charge voltage is set to $V_{REG}$ when JEITA\_VSET\_L = 0, the charge voltage is set to the lower of $V_{REG}$ and 4.1V when JEITA\_VSET\_L = 1. Additional, the cool threshold T2 and warm threshold T3 can be changed through JEITA\_VT2[1:0] and JEITA\_VT3[1:0], and the charge current can be disabled by setting JEITA\_ISET\_L\_EN = 0. Figure 6. Battery Thermistor Connection and Bias Network A 103AT-2 type thermistor is recommended to use for the SGM41541/SGM41542. Other thermistors may be used and bias network (see Figure 6) can be calculated based on the following equations: $$R_{T2} = \frac{R_{THCOLD} \times R_{THHOT} \times \left(\frac{1}{V_{T1}} - \frac{1}{V_{T4}}\right)}{R_{THHOT} \times \left(\frac{1}{V_{T4}} - 1\right) - R_{THCOLD} \times \left(\frac{1}{V_{T1}} - 1\right)}$$ (1) $$R_{T1} = \frac{\left(\frac{1}{V_{T1}} - 1\right)}{\left(\frac{1}{R_{T2}}\right) + \left(\frac{1}{R_{THCOLD}}\right)}$$ (2) Where, $V_{T1}$ and $V_{T4}$ are $T_{COLD}$ and $T_{HOT}$ threshold voltages on TS pin as percentage to $V_{REGN}$ , $R_{THCOLD}$ and $R_{THHOT}$ are thermistor resistances ( $R_{TH}$ ) at desired T1 (Cold) and T4 (Hot) temperatures. Select $T_{COLD}=0^{\circ}C$ and $T_{HOT}=60^{\circ}C$ for Li-lon or Li-polymer batteries. For a 103AT-2 type thermistor $R_{THCOLD}=27.28k\Omega$ and $R_{THHOT}=3.02k\Omega$ , the calculation results are: $R_{T1}=5.29k\Omega$ and $R_{T2}=30.72k\Omega$ . The standard value is $5.23k\Omega$ for $R_{T1}$ and $30.9k\Omega$ for $R_{T2}$ . # Boost Mode Temperature Monitoring (Battery Discharge) The device is capable of monitoring the battery temperature for safety during the Boost mode. The temperature must remain within the $V_{BCOLD}$ to $V_{BHOT}$ thresholds, otherwise the Boost mode will be suspended and $VBUS\_STAT[2:0]$ bits are set to 000. Moreover, $NTC\_FAULT[2:0]$ register is updated to report Boost mode cold or hot condition. Once the temperature returns within the right window, the Boost mode is resumed and $NTC\_FAULT[2:0]$ register is cleared to 000 (normal). Figure 7. TS Pin Thermistor Temperature Window Settings in Boost Mode #### **Safety Timer** Abnormal battery conditions may result in prolonged charge cycles. An internal safety timer is considered to stop charging in such conditions. If the safety time is expired, CHRG\_FAULT[1:0] bits are set to 11 and a negative pulse is sent to nINT pin. By default, the charge time limit is 2 hours if the battery voltage does not rise above $V_{BATLOW}$ threshold. And it is 16 hours if it goes above $V_{BATLOW}$ . This feature is optional and can be disabled by clearing EN\_TIMER bit. The 16 hours limit can also be reduced to 7 hours by clearing CHG\_TIMER bit. The safety timer counts at half clock rate when charger is running under input voltage regulation, input current regulation, JEITA cool or thermal regulation. Because in these conditions, the actual charge current is likely to be less than the register setting. As an example, if the safety timer is set to 7 hours and the charger is regulating the input current (IINDPM\_STAT bit = 1) in the whole charging cycle, the actual safety time will be 14 hours. Clearing the TMR2X\_EN bit will disable the half clock rate feature. The safety timer is paused if a fault occurs or charger is in supplement mode, charging is suspended. It will resume once the fault condition is removed. If charging cycle is stopped by a restart or by toggling nCE pin or CHG\_CONFIG bit, the timer resets and restarts a new timing. # Narrow Voltage DC (NVDC) Design in SGM41541/SGM41542 The SGM41541/SGM41542 feature an NVDC design using the BATFET that connects the system to the battery. By using the linear region of the BATFET, the charger regulates the system bus voltage (SYS pin) above the minimum setting using Buck converter even if the battery voltage is very low. MOSFET linear mode allows for the large voltage difference between SYS and BAT pins to appear as V<sub>DS</sub> across the switch while conducting and charging battery. SYS\_MIN[2:0] register sets the minimum system voltage (default 3.5V). If the system is in minimum system voltage regulation, VSYS STAT bit is set. The BATFET operates in linear region when the battery voltage is lower than the minimum system voltage. The system voltage is regulated to 180mV (TYP) above the minimum system voltage setting. The battery gradually gets charged and its voltage rises above the minimum system voltage and lets BATFET change from linear mode to fully turned-on switch such that the voltage difference between the system and battery is the small $V_{DS}$ of fully on BATFET. The system voltage is always regulated to 50mV (TYP) above the battery voltage if: - 1. The charging is terminated. - 2. Charging is disabled and the battery voltage is above the minimum system voltage setting. Figure 8. System Voltage vs. Battery Voltage # SGM41541/SGM41542 Dynamic Power Management (DPM) The SGM41541/SGM41542 feature a dynamic power management (DPM). To implement DPM, the device always monitors the input current and voltage to regulate power demand from the source and avoid input adaptor overloading or to meet the maximum current limits specified in the USB specs. Overloading an input source may result in either current trying to exceed the input current limit ( $I_{\text{INDPM}}$ ) or the voltage tending to fall below the input voltage limit ( $V_{\text{INDPM}}$ ). With DPM, the device keeps the VSYS regulating to its minimum setting by reducing the battery charge current adequately such that the input parameter (voltage or current) does not exceed the limit. In other words, charge current is reduced to satisfy $I_{\text{INDPM}}$ or $V_{\text{INDPM}}$ whichever occurs first. DPM can be either an $I_{\text{IN}}$ type (IINDPM) or $V_{\text{IN}}$ type (VINDPM) depending on which limit is reached. Changing to the supplement mode may be required if the charge current is decreased and reached to zero, but the input is still overloaded. In this case, the charger reduces the system voltage below the battery voltage to allow operation in the supplement mode and provide a portion of system power demand from the battery through the BATFET. The IINDPM\_STAT or VINDPM\_STAT status bits are set during an IINDPM or VINDPM respectively. Figure 9 summarizes the DPM behavior (IINDPM type) for a design example with a 9V/1.2A adaptor, 3.2V battery, 2.8A charge current setting and 3.4V minimum system voltage setting. Figure 9. DPM Behavior Plot #### **Battery Supplement Mode** If the system voltage drops below the battery voltage, the BATFET gradually starts to turn on. The threshold margin is 180mV if $V_{SYS\_MIN}$ setting is less than $V_{BAT}$ and 45mV if $V_{SYS\_MIN}$ setting is larger than $V_{BAT}$ . At low discharge currents, the BATFET gate voltage is regulated ( $R_{DS}$ modulation) such that the BATFET $V_{DS}$ stays at 25mV. At higher currents, the BATFET will turn fully on (reaching its lowest $R_{DSON}$ ). From this point, increasing the discharge current will linearly increase the BATFET $V_{DS}$ (determined by $R_{DSON} \times I_D$ ). Using the MOSFET linear mode at lower currents prevents swinging oscillation from entering and exiting the supplement mode. BATFET gate regulation V-I characteristics is shown in Figure 10. If the battery voltage falls below its minimum depletion, the BATFET turns off and exits supplement mode. Figure 10. BATFET Gate Regulation V-I Curve # **BATFET Control for System Power Reset** and Ship Mode #### **Ship Mode (BATFET Disable)** Ship mode is usually used when the system is stored or in idle state for a long time or is in shipping. In such conditions, it is better to completely disconnect battery and make system voltage zero to minimize the leakage and extend the battery life. To enter ship mode, the BATFET has to be forced off by setting BATFET\_DIS bit. The BATFET turns off immediately if BATFET\_DLY bit is 0, or turns off after a t<sub>SM\_DLY</sub> delay (12.3 seconds) if BATFET\_DLY is set. #### **Exit Ship Mode (BATFET Enable)** To exit the ship mode and enable the BATFET, one of the following can be applied: With the chip no powered by VBUS: - 1. Connect the adaptor to the input with a valid voltage to the VBUS input. - 2. Pull nQON pin from logic high to low to enable BATFET, for example, by shorting nQON to GND. The negative pulse width should be at least a $t_{SHIPMODE}$ (1s TYP) for deglitching. With the chip already powered by VBUS: - 3. Clear BATFET DIS bit by using host and I<sup>2</sup>C. - 4. Set REG RST to 1 to reset all registers. - 5. Apply a negative pulse to nQON pin (same as 2). #### Full System Reset with BATFET Using nQON When the input source is not present, the BATFET can act as a load on/off switch between the system and battery. This feature can be used to apply a power-on reset to the system. Host can toggle BATFET\_DIS bit to cycle power off/on and reset the system. A push-button connected to nQON pin or a negative pulse can also be used to manually force a system power cycle when BATFET is ON (BATFET DIS bit = 0). For this function, a negative logic pulse with a minimum width of $t_{QON\_RST}$ (10s TYP) must be applied to the nQON pin that results in a temporary BATFET turn-off for $t_{BATFET\_RST}$ (320ms TYP) that automatically turns on afterward. Setting BATFET\_RST\_EN to 0 can disable the function. In summary, the nQON pin controls BATFET and system reset in two different ways: - 1. Enable BATFET: Applying an nQON logic high to low transition with longer than $t_{SHIPMODE}$ deglitch time (negative pulse) turns on BATFET to exit ship mode (Figure 11 left). HIZ is also enabled (EN\_HIZ = 1) when exiting shipping mode. After exiting shipping mode, the host can disable HIZ (EN\_HIZ = 0). OTG cannot be enabled (OTG\_CONFIG = 1) until HIZ is disabled. - 2. Reset BATFET: By applying a logic low for a duration of at least $t_{QON\_RST}$ to nQON pin while VBUS is not powered and BATFET is allowed to turn on (BATFET\_DIS bit = 0), the BATFET turns off for $t_{BATFET\_RST}$ and then it is re-enabled resulting in a system power-on reset (Figure 11 right). This function can be disabled by clearing BATFET\_RST\_EN bit. A typical push button circuit for nQON is given in Figure 12. Figure 11. nQON Enable and Reset BATFET Timing Figure 12. nQON Manual Operation Circuit ### **DETAILED DESCRIPTION (continued)** # Status Outputs Pins (STAT and nINT) Power Good Indication (PG\_STAT Bit) When a good input source is connected to VBUS and input type is detected, the PG\_STAT status bit goes high. A good input source is detected if all following conditions on $V_{VBUS}$ are satisfied and input type detection is completed: - $V_{VBUS}$ is in the operating range: $V_{VBUS\_UVLOZ} < V_{VBUS\_OV}$ . - Device is not in sleep mode: $V_{VBUS} > V_{BAT} + V_{SLEEP}$ . - Input source is not poor: $V_{VBUS} > V_{VBUSMIN\_RISE}$ when $I_{BAD\_SRC}$ (30mA TYP) loading is applied. (Poor source detection.) - · Completed input source type detection. #### **Charge Status (STAT Pin)** Charging state is indicated with the open-drain STAT pin as explained in Table 6. This pin is able to drive an LED (see Figure 1 or Figure 2). The functionality of the STAT pin is disabled if the EN\_ICHG\_MON[1:0] bits are set to 10 or 11. **Table 6. STAT Pin Function** | Charging State | STAT Indicator | |------------------------------------------------------------------------------------------------------------------------------------|----------------| | Charging battery (or recharge) | Low (LED ON) | | Charging completed | High (LED OFF) | | Charging is disabled or in sleep mode | High (LED OFF) | | Charge is suspended due to input over-voltage, TS fault, timer faults or system over-voltage or Boost mode is suspended (TS fault) | 1Hz Blinking | | EN_ICHG_MON[1:0] = 01, controlled by register only, no matter with charging state | STAT_SET[1:0] | #### nINT Interrupt Output Pin When a new update occurs in the charger states, a 256µs negative pulse is sent through the nINT pin to interrupt the host. The host may not continuously monitor the charger device and by receiving the interrupt, it can react and check the charger situation on time. The following events can generate an interrupt pulse: - 1. Faults reflect in REG09 register (watchdog, Boost overload, charge faults and battery over-voltage). - 2. Charging is completed. - PSEL or D+/D- detection identifies a connected source (USB or adaptor). - 4. Input source voltage enters the "input good" range: - a) V<sub>VBUS</sub> exceeds V<sub>BAT</sub> (not in sleep mode). - b) $V_{VBUS}$ comes below $V_{VBUS\ OV}$ . - c) $V_{VBUS}$ remains above $V_{VBUSMIN\_RISE}$ when $I_{BAD\_SRC}$ (30mA TYP) load current is applied. - 5. Input removes or out of the "input good" range. - 6. A DPM event (VINDPM or IINDPM) occurs (a maskable interrupt). Once a fault/flag happens, the INT pulse is asserted immediately and the fault/flag bits are updated in REG09 and REG0E. Fault/flag status is not reset in the register until the host reads it. A new fault will not assert a new INT pulse until the host reads REG09 and all the previous faults are cleared. Therefore, in order to read the current time faults, the host must read REG09 two times consecutively. The first read returns the history of the fault register status (from the time of the last read or reset) and the second one checks the current active faults. As an exception, the NTC\_FAULT bit reports the actual real-time status of TS pin. #### **Current Pulse Control Protocol** The device provides the control to generate the VBUS current pulse protocol to communicate with adjustable high voltage adaptor, in order to signal adaptor to increase/decrease output voltage. To enable the interface, the EN PUMPX bit must be set. Then the host can select the increase/decrease voltage pulse by setting either the PUMPX UP or PUMPX DN bit to start the VBUS current pulse sequence. During the current pulse sequence, the PUMPX UP and PUMPX DN bits are set to indicate pulse sequence in progress and the device pulses the input current limit between current limit set forth by IINDPM[4:0] register and the 100mA current limit. When the pulse sequence is completed, the input current limit is returned to value set by IINDPM[4:0] register and the PUMPX UP or PUMPX DN bit is cleared. In addition, the EN PUMPX can be cleared during the current pulse sequence to terminate the sequence and force charger to return to input current limit as setting forth by the IINDPM[4:0] register immediately. When EN PUMPX bit is low, writing to PUMPX UP and PUMPX DN bits would be ignored, which has no effect on VBUS current limit. ### **DETAILED DESCRIPTION (continued)** # SGM41541/SGM41542 Protection Features Monitoring of Voltage and Current During the converter operation, the input and system voltages (VBUS and VSYS) and switch currents are constantly monitored to assure safe operation of the device in both Buck and Boost modes, as described below. #### **Buck Mode Voltage and Current Monitoring** #### 1. Input Over-Voltage (ACOV) Converter switching will stop as soon as VBUS voltage exceeds $V_{VBUS\_OV}$ over-voltage limit that is programmable by OVP[1:0] in REG06. It is selectable among 5.5V, 6.5V, 10.5V and 14V (default) for USB or 5V, 9V or 12V adaptors respectively. Each time VBUS exceeds the OVP limit, an INT pulse is asserted. As long as the over-voltage persists, the CHRG\_FAULT[1:0] bits are set to 01 in REG09. Fault will be cleared to 00 if the voltage comes back below limit (and a hysteresis threshold) and host reads the fault register. Charger resumes its normal operation when the voltage comes back below OVP limit. #### 2. System Over-Voltage (SYSOVP) During a system load transient, the device clamps the system voltage to protect the system components from over-voltage. The SYSOVP over-voltage limit threshold is $350\text{mV} + V_{\text{SYS\_REG}}$ (system regulation voltage + 350mV). Once a SYSOVP occurs, switching stops to clamp any overshoot and a 17mA sink current is applied to SYS to pull the voltage down. #### **Boost Mode Voltage and Current Monitoring** In Boost mode, the RBFET (reverse blocking) and LSFET (low-side switch) FET currents and VBUS voltage are monitored for protection. #### 1. Soft-Start on VBUS Boost mode begins with a soft-start to prevent large inrush currents when it is enabled. #### 2. Output Short Protection for VBUS Short circuit protection is provided for VBUS output in Boost mode. To accept different types of load connected to VBUS and OTG adaptation, an accurate constant current regulation control is implemented for Boost mode. In case of a short circuit on VBUS pin, the Q1 turns off and retries 7 times (Hiccup). If short is not removed after retries, the OTG will be disabled by clearing OTG\_CONFIG bit. Also, an INT pulse is sent and the BOOST\_FAULT bit is set to 1 in REG09. When the host activates the Boost mode again, the BOOST\_FAULT bit will be cleared. #### 3. Output Over-Voltage Protection for VBUS In Boost mode, converter stops switching and exits Boost mode (by clearing OTG\_CONFIG bit) if VBUS voltage rises above regulation and exceeds the V<sub>OTG\_OVP</sub> over-voltage limit (6V TYP). An INT pulse is sent and the BOOST\_FAULT bit is set to 1. # SGM41541/SGM41542 Thermal Regulation and Shutdown #### **Buck Mode Thermal Protections** Internal junction temperature $(T_J)$ is always monitored to avoid overheating. A limit of +120 °C is considered for maximum IC surface temperature in Buck mode and if $T_J$ intends to exceed this level, the device reduces the charge current to keep maximum temperature limited to +120 °C (thermal regulation mode) and sets the THERM\_STAT bit to 1. As expected, the actual charging current is usually lower than programmed value during thermal regulation. Therefore, the safety timer runs at half clock rate and charge termination is disabled during thermal regulation. If the junction temperature exceeds $T_{SHUT}$ (+150°C), thermal shutdown protection arises in which the converter is turned off, CHRG\_FAULT[1:0] bits are set to 10 in the fault register and an INT pulse is sent. And VBUS\_STAT[2:0] bits are set to 000, PG\_STAT and VBUS\_GD are both set to 0. And nPG is pulled high when thermal shutdown is triggered (SGM41541 only). When the device recovers and $T_J$ falls below the hysteresis band of $T_{SHUT\_HYS}$ (30°C under $T_{SHUT}$ ), the converter resumes automatically. #### **Boost Mode Thermal Protections** Similar to Buck mode, $T_J$ is monitored in Boost mode for thermal shutdown protection. If junction temperature exceeds $T_{SHUT}$ (+150 °C ), the Boost mode will be disabled (OTG\_CONFIG bit clears). If $T_J$ falls below the hysteresis band of $T_{SHUT\_HYS}$ (30°C under $T_{SHUT}$ ), the Boost can recover again by re-enabling OTG\_CONFIG bit by host. #### **Battery Protections** #### Battery Over-Voltage Protection (BATOVP) The over-voltage limit for the battery is 3.8% above the battery regulation voltage setting. In case of a BATOVP, charging or external direct charging stops right away, the BAT FAULT bit is set to 1 and an INT pulse is sent. #### **Battery Over-Discharge Protection** If battery discharges too much and $V_{BAT}$ falls below the depletion level ( $V_{BAT\_DPL\_FALL}$ ), the device turns off BATFET to protect battery. This protection is latched and is not recovered until an input source is connected to the VBUS pin. In such condition, the battery will start charging with the small $I_{SHORT}$ current (90mA TYP) first as long as $V_{BAT} < V_{SHORTZ}$ . When battery voltage is increased and $V_{SHORTZ} < V_{BAT} < V_{BATLOW}$ , the charge current will increase to the pre-charge current level programmed in the IPRECHG[3:0] register. #### **Battery Over-Current Protection for System** The BATFET will latch off, if its current limit is exceeded due to a short or large overload on the system ( $I_{BAT} > I_{BATFET\_OCP}$ ). To reset this latch off and enable BATFET, the "Exit Ship Mode" procedure must be followed. #### I<sup>2</sup>C Serial Interface and Data Communication Standard I<sup>2</sup>C interface is used to program SGM41541/SGM41542 parameters and get status reports. I<sup>2</sup>C is the well-known 2-wire serial communication interface that can connect one (or more) master device(s) to some slave devices for two-way communication. The bus lines are named serial data (SDA) and serial clock (SCL). The device that initiates a data transfer is a master. A master generates the SCL signal. Slave devices have unique addresses to identify. A master is typically a micro controller or a digital signal processor. The SGM41541/SGM41542 operate as a slave device that address is 0x3B (3BH). It has sixteen 8-bit registers, numbered from REG00 to REG0F. A register read beyond REG0F (0x0F) returns 0xFF. #### **Physical Layer** The standard I<sup>2</sup>C interface of SGM41541/SGM41542 supports standard mode and fast mode communication speeds. The frequency of standard mode is up to 100kbits/s, while the fast mode is up to 400kbits/s. Bus lines are pulled high by weak current source or pull-up resistors and in logic high state with no clocking when the bus is free. The SDA and SCL pins are open-drain. #### I<sup>2</sup>C Data Communication START and STOP Conditions A transaction is started through taking control of the bus by master if the bus is free. The transaction is terminated by releasing the bus when the data transfer job is done as shown in Figure 13. All transactions are started by master which applies a START condition on the bus lines to take over the bus and exchange data. At the end, the master terminates the transaction by applying one (or more) STOP condition. START condition is generated by master when SCL is high and a high to low transition on the SDA. Similarly, a STOP is defined when SCL is high and SDA goes from low to high. START and STOP are always generated by a master. After a START and before a STOP the bus is considered busy. Figure 13. I<sup>2</sup>C Bus in START and STOP Conditions #### **Data Bit Transmission and Validity** The data bit (high or low) must remain stable on the SDA line during the HIGH period of the clock. The state of the SDA can only change when the clock (SCL) is LOW. For each data bit transmission, one clock pulse is generated by master. Bit transfer in $I^2C$ is shown in Figure 14. Figure 14. I<sup>2</sup>C Bus Bit Transfer #### **Byte Format** Data is transmitted in 8-bit packets (one byte at a time). The number of bytes in one transaction is not limited. In each packet, the 8 bits are sent successively with the Most Significant Bit (MSB) first. An acknowledge (or not-acknowledge) bit must come after the 8 data bits. This bit informs the transmitter whether the receiver is ready to proceed for the next byte or not. Figure 15 shows the byte transfer process with I<sup>2</sup>C interface. #### Acknowledge (ACK) and Not Acknowledge (NCK) After transmission of each byte by transmitter, an acknowledge bit is replied by the receiver as the ninth bit. With the acknowledge bit, the receiver informs the transmitter that the byte is received, and another byte is expected or can be sent (ACK) or it is not expected (NCK = not ACK). Clock (SCL) is always generated by master, including the acknowledge clock pulse, no matter who is acting as transmitter or receiver. SDA line is released for receiver control during the acknowledge clock pulse. And the receiver can pull the SDA line low as ACK (reply a 0 bit) or let it be high as NCK during the SCL high pulse. After that, the master can either STOP (P) to end the transaction or send a new START (S) condition to start a new transfer (called repeated start). For example, when master wants to read a register in slave, one start is needed to send the slave address and register address, and then, without a stop condition, another start is sent by master to initiate the receiving transaction from slave. Master then sends the STOP condition and releases the bus. #### **Data Direction Bit and Addressing Slaves** The first byte sent by master after the START is always the target slave address (7 bits) and the eighth data-direction bit (R/W). R/W bit is 0 for a WRITE transaction and 1 for READ (when master is asking for data). Data direction is the same for all next bytes of the transaction. To reverse it, a new START or repeated START condition must be sent by master (STOP will end the transaction). Usually the second byte is a WRITE sending the register address that is supposed to be accesses in the next byte(s). The data transfer transaction is shown in Figure 16. **WRITE:** If the master wants to write in the register, the third byte can be written directly as shown in Figure 17 for a single write data transfer. After receiving the ACK, master may issue a STOP condition to end the transaction or send the next register data, which will be written to the next address in a slave as multi-write. A STOP is needed after sending the last data. **READ:** If the master wants to read a single register (Figure 18), it sends a new START condition along with device address with R/W bit = 1. After ACK is received, master reads the SDA line to receive the content of the register. Master replies with NCK to inform slave that no more data is needed (single read) or it can send an ACK to request for sending the next register content (multi-read). This can continue until an NCK is sent by master. A STOP must be sent by master in any case to end the transaction. Figure 15. Byte Transfer Process Figure 16. Data Transfer Transaction Figure 17. A Single Write Transaction Figure 18. A Single Read Transaction Data Transactions with Multi-Read or Multi-Write Multi-read and multi-write are supported by SGM41541/SGM41542, as explained in Figure 19 and Figure 20. In the multi-write, every new data byte sent by master is written to the next register of the device. A STOP is sent whenever master is done with writing into device registers. In a multi-read transaction, after receiving the first register data (its address is already written to the slave), the master replies with an ACK to ask the slave for sending the next register data. This can continue as much as it is needed by master. Master sends back an NCK after the last received byte and issues a STOP condition. Figure 19. A Multi-Write Transaction Figure 20. A Multi-Read Transaction #### **REGISTER MAPS** All registers are 8-bit and individual bits are named from D[0] (LSB) to D[7] (MSB). #### I<sup>2</sup>C Slave Address of SGM41541/SGM41542: 0x3B Bit Types: R/W: Read/Write bit(s) R: Read only bit(s) PORV: Power-On Reset Value n: Parameter code formed by the bits as an unsigned binary number. #### REG00 Register address: 0x00; R/W PORV = 00010111 #### Table 7. REG00 Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|-------------|------------------------| | D[7] | EN_HIZ | Enable HIZ Mode<br>0 = Disable (default)<br>1 = Enable | In HIZ mode, the VBUS pin is effectively disconnected from internal circuit. Some leakage current may exist. | 0 | R/W | REG_RST<br>or Watchdog | | D[6:5] | EN_ICHG_MON[1:0] | Enable STAT Pin Function 00 = Enable following charging state (default) 01 = Enable following STAT_SET[1:0] bits 10 = Disable (float pin) 11 = Disable (float pin) | These bits turn on or off the function of the STAT open-drain output pin (charge status or customer customized indicator). | 00 | R/W | REG_RST | | | | IINDPM[4]<br>1 = 1600mA | Input Current Limit Value (n: 5 bits):<br>= 100 + 100n (mA) | | R/W REG_RST | | | | | IINDPM[3]<br>1 = 800mA | Offset: 100mA<br>Range: 100mA (00000) - 3.1A (11110), | | | | | D[4:0] | IINDPM[4:0] | IINDPM[2]<br>1 = 400mA | 3.8A (11111)<br>Default: 2400mA (10111), not typical | 10111 | | REG_RST | | | | IINDPM[1] IINDPM changes after an input sour detection. | IINDPM changes after an input source detection. | | | | | | | IINDPM[0]<br>1 = 100mA | Host can overwrite IINDPM after input source detection is completed. | | | | # **REGISTER MAPS (continued)** #### REG01 Register address: 0x01; R/W PORV = 00011010 #### Table 8. REG01 Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------| | D[7] | PFM_DIS | Enable PFM Mode<br>0 = Enable (default)<br>1 = Disable | Enable pulse frequency modulation. PFM is normally used to save power at light load by reducing converter switching frequency. | 0 | R/W | REG_RST | | D[6] | WD_RST | l <sup>2</sup> C Watchdog Timer Reset<br>0 = Normal (default)<br>1 = Reset | Watchdog timer reset control bit. Write 1 to this bit to avoid watchdog expiry. WD_RST resets to 0 after watchdog timer reset (expiry). | 0 | R/W | REG_RST<br>or Watchdog | | D[5] | OTG_CONFIG | Enable OTG<br>0 = OTG disable (default)<br>1 = OTG enable | This bit has priority over charge enable in the CHG_CONFIG. | 0 | R/W | REG_RST<br>or Watchdog | | D[4] | CHG_CONFIG | Enable Battery Charging 0 = Charge disable 1 = Charge enable (default) | Charge is enabled when CHG_CONFIG bit is 1 and nCE pin is pulled low. | 1 | R/W | REG_RST<br>or Watchdog | | D[3:1] | SYS_MIN[2:0] | Minimum System Voltage<br>000 = 2.6V<br>001 = 2.8V<br>010 = 3V<br>011 = 3.2V<br>100 = 3.4V<br>101 = 3.5V (default)<br>110 = 3.6V<br>111 = 3.7V | Minimum System Voltage Value. Offset: 2.6V Range: 2.6V (000) - 3.7V (111) Default: 3.5V (101) | 101 | R/W | REG_RST | | D[0] | MIN_BAT_SEL | | Default: $V_{BAT}$ falling, $V_{BATLOW\_OTG} = 3.0V$ . $V_{BAT}$ rising, $V_{BATLOW\_OTG} = 3.2V$ . | 0 | R/W | REG_RST | #### REG02 Register address: 0x02; R/W PORV = 10100010 #### Table 9. REG02 Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------| | D[7] | BOOST_LIM | Boost Mode Current Limit<br>0 = 1.2A<br>1 = 2A (default) | The current limit options listed values are the minimum specs. Actual value is typically higher. | 1 | R/W | REG_RST<br>or Watchdog | | D[6] | Q1_FULLON | VBUS FET Switch (Q1) 0 = Use higher R <sub>DSON</sub> if I <sub>INDPM</sub> < 700mA (for better accuracy) (default) 1 = Use lower R <sub>DSON</sub> always (fully ON for better efficiency) | Control the on-resistance of Q1 (VBUS switch) for better input current measurement accuracy. In Boost mode, full FET is always used, and this bit has no effect. | 0 | R/W | REG_RST | | | | ICHG[5]<br>1 = 1920mA | | 1 | R/W | | | | | Fast Charge Current Value (n: 6 bits):<br>= 60n (mA) (n ≤ 50) | 0 | R/W | | | | DIE:01 | ICHCIE:01 | ICHG[3]<br>1 = 480mA Offset: 0mA | | 0 | R/W | REG RST | | D[5:0] | ICHG[5:0] | ICHG[2]<br>1 = 240mA | Range: 0mA (000000) - 3780mA (111111)<br>Default: 2040mA (100010) | 0 | R/W | or Watchdog | | | ICHG[1]<br>1 = 120mA<br>ICHG[0]<br>1 = 60mA | | Note:<br>Setting I <sub>CHG</sub> = 0mA disables charge. | 1 | R/W | | | | | | | 0 | R/W | | # **REGISTER MAPS (continued)** #### **REG03 (Pre-Charge and Termination Current Settings)** Register address: 0x03; R/W PORV = 00100010 #### Table 10. REG03 Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|------------------|---------------------------------------|----------------------------------------------------------------------------|------|------|-------------| | | | IPRECHG[3]<br>1 = 480mA | Pre-Charge Current Limit (n: 4 bits):<br>= 60 + 60n (mA) (n ≤ 12) | 0 | R/W | | | D[7:4] | IPRECHG[3:0] | IPRECHG[2]<br>1 = 240mA | Offset: 60mA<br>Range: 60mA (0000) - 780mA (1100) | 0 | R/W | REG_RST | | D[7.4] | IFRECHG[3.0] | IPRECHG[1]<br>1 = 120mA | Default: 180mÀ (0010) | 1 | R/W | or Watchdog | | | | IPRECHG[0]<br>1 = 60mA | Values above 12D = 1100 (780mA) are clamped to 12D = 1100 (780mA). | | | | | | [3:0] ITERM[3:0] | ITERM[3]<br>1 = 480mA | Termination Current Limit (n: 4 bits): | 0 | R/W | | | ווזיטו | | ITERM[2]<br>1 = 240mA = 60 + 60n (mA) | | 0 | R/W | REG_RST | | D[3.0] | | ITERM[1]<br>1 = 120mA | Offset: 60mA<br>Range: 60mA (0000) - 960mA (1111)<br>Default: 180mA (0010) | 1 | R/W | or Watchdog | | | | ITERM[0]<br>1 = 60mA | | 0 | R/W | | #### REG04 Register address: 0x04; R/W PORV = 01011000 Table 11. REG04 Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|--------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------------------------| | | | VREG[4]<br>1 = 512mV | Charge Voltage Limit (n: 5 bits):<br>= 3856 + 32n (mV) if n ≤ 24, n≠15; | 0 | R/W | | | | | VREG[3]<br>1 = 256mV | = 4.352V if n = 15<br>Offset: 3.856V | 1 | R/W | | | D[7:3] | VREG[4:0] | VREG[2]<br>1 = 128mV | Range: 3.856V (00000) - 4.624V (11000)<br>Default: 4.208V (01011)<br>Special Value: 4.352V (01111) | 0 | R/W | REG_RST<br>or Watchdog | | | VREG[1]<br>1 = 64mV<br>VREG[0]<br>1 = 32mV | | Note: | 1 | R/W | | | | | | Values above 24D = 11000 (4.624V) are clamped to 24D = 11000 (4.624V). | 1 | R/W | | | D[2:1] | TOPOEE TIMEDI1:01 | Top-Off Timer<br>00 = Disabled (default)<br>01 = 15 minutes | The charge extension time is added after the termination condition is detected. | 0 | R/W | REG_RST | | D[2.1] | TOPOFF_TIMER[1:0] | 10 = 35 minutes<br>11 = 45 minutes | If disabled, charging terminates as soon as termination conditions are met. | 0 | R/W | or Watchdog | | D[0] | VRECHG | Battery Recharge Threshold<br>0 = 100mV below VREG[4:0]<br>(default)<br>1 = 200mV below VREG[4:0] | A recharge cycle will start if a fully charged battery voltage drops below VREG - VRECHG settings. | 0 | R/W | REG_RST<br>or Watchdog | # **REGISTER MAPS (continued)** #### REG05 Register address: 0x05; R/W PORV = 10011111 #### Table 12. REG05 Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------| | D[7] | EN_TERM | Charging Termination Enable<br>0 = Disable<br>1 = Enable (default) | | 1 | R/W | REG_RST<br>or Watchdog | | D[6] | ARDCEN_ITS | DCEN Reset Enable or ITERM<br>Timer Setting<br>0 = Allow resetting DCEN or<br>set 200ms (default)<br>1 = Don't allow resetting DCEN<br>or set 16ms | When DCEN = 1 and IBUS over-current occurs, set this bit 0 or 1 to allow resetting DCEN or not. When DCEN = 0, set this bit 0 or 1 to set ITERM detection timer to 200ms or 16ms. | 0 | R/W | REG_RST<br>or Watchdog | | D[5:4] | WATCHDOG[1:0] | Watchdog Timer Setting 00 = Disable watchdog timer 01 = 40s (default) 10 = 80s 11 = 160s | Expiry time of the watchdog timer if it is not reset. | 01 | R/W | REG_RST<br>or Watchdog | | D[3] | EN_TIMER | Charge Safety Timer Enable<br>0 = Disable<br>1 = Enable (default) | When it is enabled, the pre-charge and fast charge periods are included in the timing. | 1 | R/W | REG_RST<br>or Watchdog | | D[2] | CHG_TIMER | Charge Safety Timer Setting<br>0 = 7h<br>1 = 16h (default) | | 1 | R/W | REG_RST<br>or Watchdog | | D[1] | TREG | Thermal Regulation Threshold<br>0 = 80°C<br>1 = 120°C (default) | For Buck mode. | 1 | R/W | REG_RST<br>or Watchdog | | D[0] | JEITA_ISET_L<br>(0°C - 10°C) | JEITA Charging Current<br>0 = 50% of I <sub>CHG</sub><br>1 = 20% of I <sub>CHG</sub> (default) | When JEITA_ISET_L_EN = 1. | 1 | R/W | REG_RST<br>or Watchdog | #### REG06 Register address: 0x06; R/W PORV = 11100110 #### Table 13. REG06 Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------| | D[7:6] | VBUS Pin OVP Threshold $00 = 5.5V$ | OVP threshold for input supply. | 1 | R/W | REG RST | | | D[1.0] | OVP[1:0] | 01 = 6.5V (5V input)<br>10 = 10.5V (9V input)<br>11 = 14V (12V input) (default) | OVP tilleshold for input supply. | 1 | R/W | NEG_NOT | | D[5:4] | BOOSTV[1:0] | Boost Mode Voltage Regulation<br>00 = 4.85V<br>01 = 5.00V | | 1 | R/W | REG RST | | D[0.4] | BOOSTV[1:0] | 10 = 5.15V (default)<br>11 = 5.30V | | 0 | R/W | NEO_NOT | | | VINDPM[3:0] | VINDPM[3]<br>1 = 800mV | VINDPM Threshold (n: 4 bits):<br>= Offset + 0.1n (V) | 0 | R/W | | | | | VINDPM[2]<br>1 = 400mV | Offset: 3.9V (VINDPM_OS[1:0] = 00, default) Range: 3.9V (0000) - 5.4V (1111) Default: 4.5V (0110) | 1 | R/W | | | D[3:0] | | VINDPM[1]<br>1 =200mV | Offset: 5.9V (VINDPM_OS[1:0] = 01)<br>Range: 5.9V (0000) - 7.4V (1111) | 1 | R/W | REG_RST | | | | VINDPM[0]<br>1 =100mV | Offset: 7.5V (VINDPM_OS[1:0] = 10) Range: 7.5V (0000) - 9V (1111) Offset: 10.5V (VINDPM_OS[1:0] = 11) Range: 10.5V (0000) - 12V (1111) | 0 | R/W | | # **REGISTER MAPS (continued)** #### REG07 Register address: 0x07; R/W PORV = 01001100 #### Table 14. REG07 Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|------------------------| | D[7] | IINDET_EN | Input Current Limit Detection 0 = Not in input current limit detection (default) 1 = Force input current limit detection when VBUS is present | Reload with 0 when input detection is completed. | 0 | R/W | REG_RST<br>or Watchdog | | D[6] | TMR2X_EN | Enable Half Clock Rate Safety Timer<br>0 = Disable<br>1 = Safety timer slows down during<br>DPM, JEITA cool, or thermal<br>regulation (default) | Slow down by a factor of 2. | 1 | R/W | REG_RST<br>or Watchdog | | D[5] | BATFET_DIS | Disable BATFET 0 = Allow BATFET (Q4) to turn on (default) 1 = Turn off BATFET (Q4) after a t <sub>SM_DLY</sub> delay time (REG07 D[3]) | $t_{\text{SM\_DLY}}$ is typically 12.3 seconds. | 0 | R/W | REG_RST | | D[4] | JEITA_VSET_H<br>(45°C - 60°C) | JEITA Charging Voltage 0 = Set charge voltage to the lower of 4.1V and V <sub>REG</sub> (default) 1 = Set charge voltage to V <sub>REG</sub> | | 0 | R/W | REG_RST<br>or Watchdog | | D[3] | BATFET_DLY | BATFET Turn Off Delay Control 0 = Turn off BATFET immediately 1 = Turn off BATFET after t <sub>SM_DLY</sub> (default) | BATFET_DIS bit is set. | 1 | R/W | REG_RST | | D[2] | BATFET_RST_EN | Enable BATFET Reset 0 = Disable BATFET reset 1 = Enable BATFET reset (default) | | 1 | R/W | REG_RST<br>or Watchdog | | D[1:0] | VDPM_BAT_<br>TRACK[1:0] | | Set V <sub>INDPM</sub> to track V <sub>BAT</sub> voltage.<br>Actual V <sub>INDPM</sub> is the larger of | 0 | R/W | DEC DOT | | D[1:0] | | TRACK[1:0] $01 = V_{BAT} + 200 \text{mV}$ $10 = V_{BAT} + 250 \text{mV}$ $11 = V_{BAT} + 300 \text{mV}$ VINDPM[3:0] value and this invalue. | VINDPM[3:0] value and this register | 0 | R/W | REG_RST | # **REGISTER MAPS (continued)** # REG08 (Status Bits, Read Only) Register address: 0x08; R PORV = xxxxxxxx #### Table 15. REG08 Register Details | BITS | BIT NAME | DESCRIPTION | PORV | TYPE | RESET BY | |--------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------| | | | VBUS Status Register (SGM41542) 000 = No input 001 = USB host SDP 010 = USB CDP (1.5A) 011 = USB DCP (2.4A) 101 = Unknown adaptor (500mA) | х | R | | | D[7:5] | VBUS_STAT[2:0] | 110 = Non-standard adaptor (1A/2A/2.1A/2.4A)<br>111 = OTG<br>VBUS Status Register (SGM41541) | х | R | NA | | | | 000 = No input<br>001 = USB host SDP (500mA) → PSEL HIGH<br>010 = Adaptor 2.4A → PSEL LOW<br>111 = OTG<br>Other values are reserved.<br>Current limit value is reported in IINDPM[4:0] register. | х | R | | | D[4:2] | CUDC CTATIAN | Charging Status 00 = Charge disable | х | R | NA | | D[4:3] | CHRG_STAT[1:0] | 01 = Pre-charge (V <sub>BAT</sub> < V <sub>BATLOW</sub> )<br>10 = Fast charging (constant current or voltage)<br>11 = Charging terminated | х | R | INA | | D[2] | PG_STAT | Input Power Status (VBUS in good voltage range and not poor) 0 = Input power source is not good 1 = Input power source is good | х | R | NA | | D[1] | THERM_STAT | Thermal Regulation Status 0 = Not in thermal regulation 1 = In thermal regulation | х | R | NA | | D[0] | VSYS_STAT | System Voltage Regulation Status 0 = Not in VSYSMIN regulation (V <sub>BAT</sub> > V <sub>SYS_MIN</sub> ) 1 = In VSYSMIN regulation (V <sub>BAT</sub> < V <sub>SYS_MIN</sub> ) | х | R | NA | # **REGISTER MAPS (continued)** ### **REG09** (Fault Bits, Read Only) Register address: 0x09; R PORV = xxxxxxxx #### Table 16. REG09 Register Details | BITS | BIT NAME | DESCRIPTION | PORV | TYPE | RESET BY | |--------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------| | D[7] | WATCHDOG_FAULT | Watchdog Fault Status 0 = Normal (no fault) 1 = Watchdog timer expired | х | R | NA | | D[6] | BOOST_FAULT | Boost Mode Fault Status 0 = Normal 1 = VBUS is overloaded in OTG, or VBUS OVP, or battery voltage is too low (any condition that prevents Boost starting) | х | R | NA | | D[5:4] | Charging Fault Status 00 = Normal 01 = Input fault (VBUS OVP or VBAT < VVBUS < 3.8V) | | х | R | NA | | D[0.4] | OTINO_TAGET[1.0] | 10 = Thermal shutdown 11 = Charge safety timer expired | | R | | | D[3] | BAT_FAULT | Battery Fault Status 0 = Normal 1 = Battery over-voltage (BATOVP) | x | R | NA | | | | JEITA Condition Based on Battery NTC Temperature Measurement 000 = Normal 010 = Warm (Buck mode only) 011 = Cool (Buck mode only) 101 = Cold | | R | | | D[2:0] | NTC_FAULT[2:0] | | | R | NA | | | | 110 = Hot<br>NTC fault bits are updated in real-time and do not need a read to reset. | x | R | | # **REGISTER MAPS (continued)** #### **REG0A** Register address: 0x0A; R and R/W PORV = xxxxxxx00 #### Table 17. REG0A Register Details | BITS | BIT NAME | DESCRIPTION | PORV | TYPE | RESET BY | |------|-----------------|------------------------------------------------------------------------------------------------------------------------------|------|------|----------| | D[7] | VBUS_GD | Good Input Source Detected 0 = A good VBUS is not attached 1 = A good VBUS is attached | x | R | NA | | D[6] | VINDPM_STAT | Input Voltage Regulation (Dynamic Power Management) 0 = Not in VINDPM 1 = In VINDPM | х | R | NA | | D[5] | IINDPM_STAT | Input Current Regulation (Dynamic Power Management) 0 = Not in IINDPM 1 = In IINDPM | x | R | NA | | D[4] | CV_STAT | CV Mode Status Indicator when DCEN = 1 0 = VBAT is lower than VREG 1 = VBAT approaches to VREG | х | R | NA | | D[3] | TOPOFF_ACTIVE | Active Top-Off Timer Counting Status 0 = Top-off timer is not counting 1 = Top-off timer is counting | x | R | NA | | D[2] | ACOV_STAT | Input Over-Voltage Status (AC adaptor is the input source) 0 = No over-voltage (no ACOV) 1 = Over-voltage is detected (ACOV) | x | R | NA | | D[1] | VINDPM_INT_MASK | VINDPM Event Detection Interrupt Mask 0 = Allow VINDPM INT pulse (default) 1 = Mask VINDPM INT pulse | 0 | R/W | REG_RST | | D[0] | IINDPM_INT_MASK | IINDPM Event Detection Mask 0 = Allow IINDPM to send INT pulse (default) 1 = Mask IINDPM INT pulse | 0 | R/W | REG_RST | #### **REG0B** Register address: 0x0B; R and R/W PORV = 0110x1xx #### Table 18. REG0B Register Description | BITS | BIT NAME | DESCRIPTION | PORV | TYPE | RESET BY | |--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------| | D[7] | REG_RST | Register Reset 0 = No effect (keep current register settings) (default) 1 = Reset R/W bits of all registers to the default and reset safety timer (it also resets itself to 0 after register reset is completed.) | 0 | R/W | REG_RST | | | | Part ID<br>1100 = SGM41541<br>1101 = SGM41542 | 1 | R | | | D[6:3] | | | 1 | R | NA | | الاد. | PN[3:0] | | 0 | R | INA | | | | | х | R | | | D[2] | SGMPART | | 1 | R | NA | | D[1:0] | DEV/ BEV/(1:0) | 5 | х | R | NA | | נו.ווט | D[1:0] DEV_REV[1:0] | )] Revision | | R | INA | # **REGISTER MAPS (continued)** #### **REG0C** Register address: 0x0C; R/W PORV = 01110101 #### Table 19. REG0C Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------|------|------------------------| | D[7] | JEITA_VSET_L<br>(0°C - 10°C) | JEITA Charging Voltage $0$ = Set charge voltage to $V_{REG}$ (default) $1$ = Set charge voltage to the lower of 4.1V and $V_{REG}$ | | 0 | R/W | REG_RST<br>or Watchdog | | D[6] | JEITA_ISET_L_EN<br>(0°C - 10°C) | Charge Enable during Cool Temperature<br>0 = Disable<br>1 = Enable (default) | | 1 | R/W | REG_RST<br>or Watchdog | | D[5:4] | JEITA_ISET_H[1:0]<br>(45°C - 60°C) | Charge Current Setting during Warm Temperature $00 = 0\%$ of $I_{CHG}$ $01 = 20\%$ of $I_{CHG}$ $10 = 50\%$ of $I_{CHG}$ $11 = 100\%$ of $I_{CHG}$ (default) | In warm condition, the safety timer does not become 2X. | 11 | R/W | REG_RST<br>or Watchdog | | D[3:2] | JEITA_VT2 [1:0] | JEITA Cool Threshold Setting $00 = V_{T2} = 70.75\% (5.5^{\circ}C)$ $01 = V_{T2} = 68\% (10^{\circ}C) (default)$ $10 = V_{T2} = 65.25\% (15^{\circ}C)$ $11 = V_{T2} = 62.25\% (20^{\circ}C)$ | | 01 | R/W | REG_RST<br>or Watchdog | | D[1:0] | JEITA_VT3 [1:0] | JEITA Warm Threshold Setting $00 = V_{T3} = 48.25\% (40^{\circ}\text{C})$ $01 = V_{T3} = 44.5\% (45^{\circ}\text{C}) (default)$ $10 = V_{T3} = 40.75\% (50.5^{\circ}\text{C})$ $11 = V_{T3} = 37.75\% (54.5^{\circ}\text{C})$ | | 01 | R/W | REG_RST<br>or Watchdog | #### **REG0D** Register address: 0x0D; R/W PORV = 00000001 #### Table 20. REG0D Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|--------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------| | D[7] | EN_PUMPX | Current Pulse Control Enable 0 = Disable (default) 1 = Enable (PUMPX_UP and PUMPX_DN) | | 0 | R/W | REG_RST<br>or Watchdog | | D[6] | PUMPX_UP | Current Pulse Control Voltage Up<br>Enable<br>0 = Disable (default)<br>1 = Enable | This bit can only be set when EN_PUMPX bit is set and returns to 0 after current pulse control sequence is completed. | | R/W | REG_RST<br>or Watchdog | | D[5] | PUMPX_DN | Current Pulse Control Voltage<br>Down Enable<br>0 = Disable (default)<br>1 = Enable | This bit can only be set when EN_PUMPX bit is set and returns to 0 after current pulse control sequence is completed. | | R/W | REG_RST<br>or Watchdog | | D[4:3] | DP_VSET[1:0] | D+ Output Voltage Setting<br>00 = HIZ (default)<br>01 = 0V<br>10 = 0.6V<br>11 = 3.3V | Register bits are reset to default value when input source is plugged in and can be changed after D+/D- detection is completed. | 00 | R/W | REG_RST<br>or Watchdog | | D[2:1] | DM_VSET[1:0] | D- Output Voltage Setting<br>00 = HIZ (default)<br>01 = 0V<br>10 = 0.6V<br>11 = 3.3V | Register bits are reset to default value when input source is plugged in and can be changed after D+/D- detection is completed. | 00 | R/W | REG_RST<br>or Watchdog | | D[0] | JEITA_EN | JEITA Enable<br>0 = Disable<br>1 = Enable (default) | | 1 | R/W | REG_RST<br>or Watchdog | # **REGISTER MAPS (continued)** #### **REG0E** Register address: 0x0E; R or R/W PORV = xxxxxxxx #### Table 21. REG0E Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|----------------|--------------------------------------------------------------------|------------------------------------------------------|------|------|----------| | D[7] | INPUT_DET_DONE | VBUS Input Detection Done Flag<br>0 = Normal<br>1 = Detection done | PSEL or DPDM detection done flag after VBUS plug-in. | х | R | NA | | D[6:0] | Reserved | Reserved | Reserved. | Х | R | NA | #### **REG0F** Register address: 0x0F; R or R/W PORV = 00000000 #### Table 22. REG0F Register Details | BITS | BIT NAME | DESCRIPTION | COMMENT | PORV | TYPE | RESET BY | |--------|----------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------|------|------------------------| | D[7:6] | VREG_FT | VREG Fine Tuning<br>00 = Disable (default)<br>01 = V <sub>REG</sub> + 8mV<br>10 = V <sub>REG</sub> - 8mV<br>11 = V <sub>REG</sub> - 16mV | | 00 | R/W | REG_RST<br>or Watchdog | | D[5] | Reserved | Reserved | Reserved. | 0 | R/W | REG_RST<br>or Watchdog | | D[4] | DCEN | DCEN Pin Output Control<br>0 = Low (default)<br>1 = High | When BATOVP time reaches $t_{\text{BATOVP\_DCEN}}$ , the bit resets to default. | 0 | R/W | REG_RST<br>or Watchdog | | D[3:2] | STAT_SET[1:0] | STAT Pin Output Setting 00 = LED off (HIZ) (default) 01 = LED on (low) 10 = LED blinking 1s on 1s off 11 = LED blinking 1s on 3s off | This bits only takes effect when EN_ICHG_MON[1:0] = 01. | 00 | R/W | REG_RST<br>or Watchdog | | D[1:0] | VINDPM_OS[1:0] | VINDPM Offset<br>00 = 3.9V (default)<br>01 = 5.9V<br>10 = 7.5V<br>11 = 10.5V | | 00 | R/W | REG_RST | #### **APPLICATION INFORMATION** The SGM41541/SGM41542 are typically used as a charger with power path management in smart phones, tablets and other portable devices. In the design, it comes along with a host controller (a processor with $I^2C$ interface) and a single-cell Li-lon or Li-polymer battery. #### **Detailed Design Procedure** #### **Inductor Design** Small energy storage elements (inductor and capacitor) can be used since the high frequency (1.5MHz) switching converter is used in the SGM41541/SGM41542. Inductor should tolerate current which is higher than the maximum charge current ( $I_{CHG}$ ) plus half the inductor peak to peak ripple current ( $\Delta I$ ) without saturation: $$I_{SAT} > I_{CHG} + \frac{\Delta I}{2}$$ (3) The inductor ripple current is determined by the input voltage ( $V_{VBUS}$ ), duty cycle (D = $V_{BAT}/V_{VBUS}$ ), switching frequency ( $f_S$ = 1.5MHz) and the inductance (L). In CCM: $$\Delta I = \frac{V_{VBUS} \times D \times (1 - D)}{f_S \times L}$$ (4) Inductor ripple current is maximum when D $\approx$ 0.5. In the practical designs, inductor peak to peak current ripple is selected in a range from 20% to 40% of the maximum DC current $\Delta I = (0.2 \sim 0.4) \times I_{CHG}$ for a good trade-off between inductor size and efficiency. Selecting the higher ripple allows choosing of smaller inductance. For each application, $V_{VBUS}$ and $I_{CHG}$ are known, so L can be calculated from (4) and current rating of the inductor can be selected from (3). Choose an inductor that has small DCR and core losses at 1.5MHz to have high efficiency and cool operation at full load. #### **Input Capacitor Design** Select low ESR ceramic input capacitor (X7R or X5R) with sufficient voltage and RMS ripple current rating for decoupling of the input switching ripple current ( $I_{CIN}$ ). The RMS ripple current in the worst case is around the $I_{CHG}/2$ when D $\approx$ 0.5. If the converter does not operate at D $\approx$ 50%, in the worst case, the capacitor RMS current can be estimated from (5) in which D is the closest operating duty cycle to 0.5. $$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$ (5) For SGM41541/SGM41542, place $C_{\text{IN}}$ across PMID and GND pins close to the chip. Voltage rating of the capacitor must be at least 25% higher than the normal input voltage to minimize voltage derating. For a 13.5V input voltage, the preferred rating is 25V or higher. A $C_{IN}$ = 22 $\mu$ F is suggested. #### **Output Capacitor Design** The output capacitance (on the system) must have enough RMS (ripple) current rating to carry the inductor switching ripple and provide enough energy for system transient current demands. $I_{\text{COUT}}$ ( $I_{\text{COUT}}$ RMS current) can be calculated by: $$I_{\text{COUT}} = \frac{I_{\text{RIPPLE}}}{2 \times \sqrt{3}} \approx 0.29 \times I_{\text{RIPPLE}}$$ (6) And the output voltage ripple can be calculated by: $$\Delta V_{o} = \frac{V_{out}}{8LC_{out}f_{s}^{2}} \left(1 - \frac{V_{out}}{V_{VBUS}}\right)$$ (7) Increasing L or C<sub>OUT</sub> (the LC filter) can reduce the ripple. The internal loop compensation of the device is optimized for > 22µF ceramic output capacitor. 10V, X7R (or X5R) ceramic capacitors are recommended for the output. #### **Input Power Supply Considerations** To power the system from the SGM41541/SGM41542, either an input power source with a voltage range from 3.9V to 13.5V and at least 100mA current rating should power VBUS, or a single-cell Li-lon battery with voltage higher than $V_{BAT\_UVLOZ}$ should be connected to BAT pin of the device. The input source must have enough current rating to allow maximum power delivery through charger (Buck converter) to the system. ### **APPLICATION INFORMATION (continued)** #### **Layout Guidelines** The switching node (SW) creates very high frequency noises, which are several times higher than $f_{\text{SW}}$ (1.5MHz) due to sharp rise and fall of the voltage and current in the switches. To reduce the ringing issues and noise generation, it is important to design a proper layout for minimizing the current path impedance and loop area. A graphical guideline for the current loops and their frequency content is provided in Figure 21. The following considerations can help to make a better layout. - 1. Place the input capacitor between PMID and GND pins as close as possible to the chip with the shortest copper connections (avoid vias). Choose the smallest capacitor size. - 2. Connect one pin of the inductor as close as possible to the SW pin of the device and minimize the copper area connected to the SW node to reduce capacitive coupling from SW area to nearby signal traces. This decreases the noise induced through parasitic stray capacitances and displacement currents to other conductors. SW connection should be wide enough to carry the charging current. Keep other signals and traces away from SW if possible. - 3. Place output capacitor GND end as close as possible to the GND pin of the device and the GND end of input capacitor $C_{\text{IN}}$ . It is better to avoid using vias for these connections and keep the high frequency current paths short enough and on the same layer. A GND copper layer under the component layer helps to reduce noise emissions. Note that the DC current and AC current paths are in the layout and keep them short and decoupled as much as possible. - 4. For analog signals, it is better to use a separate analog ground (AGND) branched only at one point from GND pin. To avoid high current flow through the AGND path, it should be connected to GND only at one point (preferably the GND pin). - 5. Place decoupling capacitors close to the IC pins with the shortest copper connections. - 6. Solder the exposed thermal pad of the package to the PCB ground planes. Ensure that there are enough thermal vias directly under the IC, connecting to the ground plane on the other layers for better heat dissipation and cooling of the device. - 7. Select proper sizes for the vias and ensure that enough copper is available to carry the current for the given current path. Vias usually have some considerable parasitic inductance and resistance. Figure 21. The Paths and Loops Carrying High Frequency, DC Currents and Very High Frequency (for Layout Design Consideration) ### SGM41541 SGM41542 # High Input Voltage, 3.78A Single-Cell Battery Charger with NVDC Power Path Management ### **REVISION HISTORY** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | JUNE 2023 – REV.B.2 to REV.B.3 | Page | |-------------------------------------------------|------| | Update Detailed Description section | All | | Update Electrical Characteristics section | 9 | | Update Functional Block Diagram section | 15 | | SEPTEMBER 2022 – REV.B.1 to REV.B.2 | Page | | Update Electrical Characteristics section | 7 | | AUGUST 2022 – REV.B to REV.B.1 | Page | | Added part number SGM41541 | All | | JULY 2022 – REV.A.4 to REV.B | Page | | Update Electrical Characteristics section | 7 | | JUNE 2022 – REV.A.3 to REV.A.4 | Page | | Update Compliance with JEITA Guideline section | 21 | | APRIL 2022 – REV.A.2 to REV.A.3 | Page | | Update Register Maps REG0E section | 42 | | MARCH 2022 – REV.A.1 to REV.A.2 | Page | | Added Package Thermal Resistance section | 3 | | MARCH 2022 – REV.A to REV.A.1 | Page | | Update Recommended Operating Conditions section | 3 | | Update Pin Description section | 5 | | Changes from Original (FEBRUARY 2022) to REV.A | Page | | Changed from product preview to production data | All | # PACKAGE OUTLINE DIMENSIONS TQFN-4×4-24L **TOP VIEW** SIDE VIEW **BOTTOM VIEW** RECOMMENDED LAND PATTERN (Unit: mm) | Cumb of | Dir | nensions In Millimet | ers | | | | |---------|-------|----------------------|-------|--|--|--| | Symbol | MIN | MOD | MAX | | | | | Α | 0.700 | - | 0.800 | | | | | A1 | 0.000 | - | 0.050 | | | | | A2 | | 0.203 REF | | | | | | b | 0.180 | - | 0.300 | | | | | D | 3.900 | 3.900 - | | | | | | E | 3.900 | - | 4.100 | | | | | D1 | 2.600 | - | 2.800 | | | | | E1 | 2.600 | - | 2.800 | | | | | е | | 0.500 BSC | | | | | | k | | 0.200 MIN | | | | | | L | 0.300 | 0.300 - 0.500 | | | | | | eee | | 0.080 | | | | | NOTE: This drawing is subject to change without notice. ### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** NOTE: The picture is only for reference. Please make the object as the standard. #### **KEY PARAMETER LIST OF TAPE AND REEL** | Package Type | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------| | TQFN-4×4-24L | 13" | 12.4 | 4.30 | 4.30 | 1.10 | 4.0 | 8.0 | 2.0 | 12.0 | Q2 | #### **CARTON BOX DIMENSIONS** NOTE: The picture is only for reference. Please make the object as the standard. #### **KEY PARAMETER LIST OF CARTON BOX** | Reel Type | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton | | |-----------|----------------|---------------|----------------|--------------|-------| | 13" | 386 | 280 | 370 | 5 | 20000 |