# SGM5200Q 12-Bit, 1MSPS, 16 Channels, Single-Ended, Serial Interface ADC ## GENERAL DESCRIPTION The SGM5200Q is a 12-bit, multi-channel input, successive approximation (SAR) analog-to-digital converter (ADC). The SGM5200Q analog power supply range is 2.7V to 5.25V. The SGM5200Q has an SPI-compatible interface that digital power supply range is 1.7V to 5.25V. The input signal is sampled on the nCS falling edge. The ADC conversion is droved by external clock SCLK. The SGM5200Q supports manual channel selection and two kinds of auto channel scan modes. The input range of SGM5200Q is software configurable, 0V to reference voltage or 0V to two times of reference voltage. It also supports two programmable alarm thresholds for each channel. The SGM5200Q provides power-down mode. The SGM5200Q is AEC-Q100 qualified (Automotive Electronics Council Standard Q100 Grade 1) and the use of this device is suitable for automotive applications. The SGM5200Q is available in a Green TSSOP-38 package. It operates over an ambient temperature range -40°C to +125°C. ## **FEATURES** AEC-Q100 Qualified for Automotive Applications Device Temperature Grade 1 $T_A = -40^{\circ}C$ to +125°C • 12-Bit Resolution • 16 Channels Sampling Rate: Up to 1MHz • Supply Voltage Ranges: Analog Supply: 2.7V to 5.25V Digital Supply: 1.7V to 5.25V • Two Software Selectable Unipolar Input Ranges: • Range 1: 0V to V<sub>REF</sub> Range 2: 0V to 2 × V<sub>REF</sub> • Support Auto and Manual Channel Selections Individually Configurable GPIOs Function: Four GPIOs • 20MHz SPI-Compatible Serial Interface Power-Down Current: 1.4μA (TYP) • Input Bandwidth: 45MHz (TYP) at -3dB Typical Power Consumption: 24mW at 1MSPS (V<sub>A</sub> = 5V, V<sub>BD</sub> = 3V) • Available in a Green TSSOP-38 Package #### **APPLICATIONS** Automotive Applications **PLC** Optical Module Signal Monitoring **Digital Power Supplies** **Industrial Automation Systems** ## PACKAGE/ORDERING INFORMATION | MODEL | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING | PACKING<br>OPTION | |----------|------------------------|-----------------------------------|--------------------|----------------------|---------------------| | SGM5200Q | TSSOP-38 | -40°C to +125°C | SGM5200QTS38G/TR | 03Q<br>TS38<br>XXXXX | Tape and Reel, 4000 | #### MARKING INFORMATION NOTE: XXXXX = Date Code, Trace Code and Vendor Code. Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly. #### **ABSOLUTE MAXIMUM RATINGS** | Voltage Range (with Respect to AGND) | | |---------------------------------------------|-------------------------------| | +VA | 0.3V to 6V | | AINP or CHx | 0.3V to V <sub>A</sub> + 0.3V | | Voltage Range (with Respect to BGND) | | | +VBD | 0.3V to 6V | | Digital Input Voltage | 0.3V to 6V | | Digital Output Voltage | 0.3V to V <sub>A</sub> + 0.3V | | Input Current to Any Pin except Supply Pin: | S | | | 10mA to 10mA | | Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (Soldering, 10s) | +260°C | | ESD Susceptibility | | | HBM | 4000V | | CDM | 1000V | #### RECOMMENDED OPERATING CONDITIONS | | | _ | _ | | | |----------------------------|-------|---|------|------------|----------| | Analog Supply Voltage Ra | ange | | 2.7 | V to 5.25V | 1 | | Digital I/O Supply Voltage | Range | | | 1.7V to V | ١ | | Reference Voltage Range | | | | 2V to 3V | 1 | | SCLK Frequency | | | | 20MHz | <u>,</u> | | Operating Temperature R | ange | 4 | 10°C | to +125°C | ; | #### **OVERSTRESS CAUTION** Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied. #### **ESD SENSITIVITY CAUTION** This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications. ## **DISCLAIMER** SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice. ## **PIN CONFIGURATION** # **PIN DESCRIPTION** | PIN | NAME | TYPE (1) | FUNCTION | |----------------------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------| | | GPIO2 | DIO | General-Purpose Input or Output. | | 1 | Range | DI | Selects ADC Input Range. High (1): select Range 2 (0V to 2 × V <sub>REF</sub> ). Low (0): select Range 1 (0V to V <sub>REF</sub> ). | | 2 | GPIO3 | DIO | General-Purpose Input or Output. | | 2 | nPD | DI | Power-Down Input. Active low. | | 3 | REFN | Al | Reference Ground. | | 4 | REFP | Al | Reference Input. | | 5, 29 | +VA | _ | Analog Power Supply. | | 6, 10, 19,<br>20, 30 | AGND | - | Analog Ground. | | 7 | MXO | AO | Multiplexer Output. | | 8 | AINP | Al | ADC Input Signal. | | 9 | AINN | Al | ADC Input Ground. | | 11 | CH15 | Al | | | 12 | CH14 | Al | | | 13 | CH13 | Al | | | 14 | CH12 | Al | | | 15 | CH11 | Al | | | 16 | CH10 | Al | | | 17 | CH9 | Al | | | 18 | CH8 | Al | Analog Channel Inputs for Multiplayer | | 21 | CH7 | Al | Analog Channel Inputs for Multiplexer. | | 22 | CH6 | Al | | | 23 | CH5 | Al | | | 24 | CH4 | Al | | | 25 | CH3 | Al | | | 26 | CH2 | Al | | | 27 | CH1 | Al | | | 28 | CH0 | Al | | | 31 | nCS | DI | Chip Select. Active low. | | 32 | SCLK | DI | Serial Clock Input. | | 33 | SDI | DI | Serial Data Input. | | 34 | SDO | DI | Serial Data Output. | | 35 | BDGND | _ | Digital Ground. | | 36 | +VBD | _ | Digital Power Supply. | | 27 | GPIO0 | DIO | General-Purpose Input or Output. | | 37 | Alarm | DO | Alarm Output. Active high. Refer to Programming section for a detailed configuration. | | 20 | GPIO1 | DIO | General-Purpose Input or Output. | | 38 | Low Alarm | DO | Low Alarm Output Indication. Active high. | #### NOTE: 1. Al = Analog Input, AO = Analog Output, DI = Digital Input, DO = Digital Output, DIO = Digital Input or Output. # **ELECTRICAL CHARACTERISTICS** $(V_A = 2.7V \text{ to } 5.25V, V_{BD} = 1.7V \text{ to } V_A, V_{REF} = 2.5V \pm 0.1V, f_{SAMPLE} = 1MHz, Full = -40°C \text{ to } +125°C, typical values are at T_A = +25°C, unless otherwise noted.)$ | PARAMETER | SYMBOL | CONI | DITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------|------------|----------------------------|---------| | Analog Input | | | | | | | | | | | Range 1 | | 0 | | $V_{REF}$ | | | Full-Scale Input Span <sup>(1)</sup> | | Range 2 while 2 × V | / <sub>REF</sub> ≤ V <sub>A</sub> | 0 | | 2 × V <sub>REF</sub> | V | | | | Range 1 | | -0.2 | | V <sub>REF</sub> + 0.2 | | | Absolute Input Range | | Range 2 while 2 × V | / <sub>REF</sub> ≤ V <sub>A</sub> | -0.2 | | 2 × V <sub>REF</sub> + 0.2 | V | | Input Capacitance | | | | | 31 | | pF | | Input Leakage Current | | T <sub>A</sub> = +125°C | | | 60 | | nA | | System Performance | | 1 22 | | | _ <b> </b> | | | | Resolution | | | | | 12 | | Bits | | | | Range 1 | | 11 | | | | | No Missing Codes | NMC | Range 2 | | 12 | | | Bits | | | | | | -3.7 | -1.6/+0.6 | 2.7 | | | Integral Nonlinearity | INL | Range 1 Range 2 | | -1.32 | ±0.6 | 1.32 | LSB (2) | | | | Range 1 | | -1 | -1/+1.3 | 2.9 | | | Differential Nonlinearity | DNL | Range 2 | | -0.99 | ±0.5 | 1 | LSB | | (0) | | Range 1 | -9.7 | ±2 | 6.8 | | | | Offset Error (3) | Eo | Range 2 | | -6.4 | ±1.8 | 3.5 | LSB | | | | Range 1 | | -6 | ±0.1 | 5.8 | | | Gain Error | E <sub>G</sub> | Range 2 | | -3.8 | ±0.1 | 3.8 | LSB | | | | Range 1 | | | ±2.5 | | | | Total Unadjusted Error | TUE | Range 2 | | | ±1.9 | | LSB | | Sampling Dynamics | | 1 0 | | | | | | | Conversion Time | t <sub>CONV</sub> | 20MHz SCLK | | | 800 | | ns | | Acquisition Time | t <sub>ACQ</sub> | | | | 325 | | ns | | Maximum Throughput Rate | nod | 20MHz SCLK | _ | | | 1 | MHz | | Aperture Delay | | | | | 6 | | ns | | Dynamic Characteristics | | ı | | | | | | | | | | Range 1 | | -76 | | | | Total Harmonic Distortion (4) | THD | 100kHz | Range 2 | | -78 | | dB | | | | | Range 1 | 66.4 | 71 | | | | Signal-to-Noise Ratio | SNR | 100kHz | Range 2 | 67.9 | 71.8 | | dB | | | | | Range 1 | 65.6 | 70 | | | | Signal-to-Noise + Distortion | SINAD | 100kHz | Range 2 | 66.7 | 70.9 | | dB | | | | | Range 1 | | 77 | | | | Spurious Free Dynamic Range | SFDR | 100kHz | Range 2 | | 80 | | dB | | Small-Signal Bandwidth | | At -3dB | Trango 2 | | 45 | | MHz | | Channel-to-Channel Crosstalk | | Any off-channel with input to channel beil input (isolation cross | ng sampled with DC | | -100 | | dB | | Chaimerto-Channel Crosstalk | | From previously sampled to channel with 100kHz, full-scale input to channel being sampled with DC input (memory crosstalk) | | | -84 | | ub | # **ELECTRICAL CHARACTERISTICS (continued)** $(V_A = 2.7V \text{ to } 5.25V, V_{BD} = 1.7V \text{ to } V_A, V_{REF} = 2.5V \pm 0.1V, f_{SAMPLE} = 1MHz, Full = -40°C \text{ to } +125°C, typical values are at T_A = +25°C, unless otherwise noted.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|-----------------|----------------------------------------------------|-----------------------|-----------|------|------------| | External Reference Input | • | | • | | | | | Reference Voltage at REFP (5) | $V_{REF}$ | | 2 | 2.5 | 3 | V | | Reference Input Resistance | | f <sub>SAMPLE</sub> = 1MHz | | 31 | | kΩ | | Alarm Setting | | | • | | | • | | High Threshold Range | | | 0 | | 4092 | LSB | | Low Threshold Range | | | 0 | | 4092 | LSB | | Digital Input/Output | • | | • | ' | | • | | I Bala January Vallana | .,, | V <sub>BD</sub> = 5.25V | 3.20 | | | ., | | High Input Voltage | V <sub>IH</sub> | V <sub>BD</sub> = 1.7V | 1.25 | | | _ V | | | ., | V <sub>BD</sub> = 5.25V | | | 1.90 | ., | | Low Input Voltage | V <sub>IL</sub> | V <sub>BD</sub> = 1.7V | | | 0.45 | V | | High Output Voltage | V <sub>OH</sub> | I <sub>SOURCE</sub> = 200µA | V <sub>BD</sub> - 0.2 | | | V | | Low Output Voltage | V <sub>OL</sub> | I <sub>SINK</sub> = 200μA | | | 0.4 | V | | Data Format MSB First | | | | MSB First | | | | Power Requirements | • | | • | ' | | • | | Analog Supply Voltage | V <sub>A</sub> | | 2.7 | 3.3 | 5.25 | V | | Digital I/O Supply Voltage | $V_{BD}$ | | 1.7 | 3.3 | 5.25 | V | | | | V <sub>A</sub> = 2.7V to 3.6V and 1MHz throughput | | 3 | | | | Analog Supply Current | | V <sub>A</sub> = 2.7V to 3.6V static state | | 1.1 | | 1 . | | (Normal Mode) | I <sub>A</sub> | V <sub>A</sub> = 4.7V to 5.25V and 1MHz throughput | | 4.1 | 5.5 | mA | | | | V <sub>A</sub> = 4.7V to 5.25V static state | | 1.1 | 2.2 | | | Power-Down State Supply Current | | | | 1.4 | | μА | | Digital I/O Supply Current | I <sub>BD</sub> | $V_A = 5.25V$ , $f_{SAMPLE} = 1MHz$ | | 1.3 | | mA | | Power-Up Time | | | | 1 | | μs | | Invalid Conversions after<br>Power-Up or Reset | | | | 1 | • | Conversion | #### NOTES: - 1. Ideal input span, not consider gain error and offset error. - 2. LSB = Least Significant Bit. - 3. The measurement is performed relative to the ideal full-scale input. - 4. The calculation is performed on the first nine harmonics of the input frequency. - 5. The device is designed to operate at a reference voltage of 2V to 3V. However, when $V_{REF} < 2.4V$ , it expects lower noise performance since SNR degradation results from lowered signal range. ## **TIMING CHARACTERISTICS** $(V_A = 2.7 \text{V to } 5.25 \text{V}, \text{ Full} = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted.})$ (See Figure 1 and Figure 2.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------------------------------------------------------|-------------------|------------------------|-----|-----|-----|-------|--| | | | V <sub>BD</sub> = 1.8V | | | 16 | | | | Conversion Time | t <sub>CONV</sub> | V <sub>BD</sub> = 3V | | | 16 | SCLK | | | | | V <sub>BD</sub> = 5V | | | 16 | | | | | | V <sub>BD</sub> = 1.8V | | | 38 | | | | Delay Time<br>(nCS Low to First Data DO15 Out) | t <sub>1</sub> | V <sub>BD</sub> = 3V | | | 27 | ns | | | (noe low to 1 not bata bo to oat) | | V <sub>BD</sub> = 5V | | | 17 | | | | | | V <sub>BD</sub> = 1.8V | 8 | | | | | | Hold Time<br>(SCLK Falling to SDO Data Bit Valid) | $t_2$ | V <sub>BD</sub> = 3V | 6 | | | ns | | | (GOERT alling to GDG Bata Bit Valla) | | V <sub>BD</sub> = 5V | 4 | | | | | | | | V <sub>BD</sub> = 1.8V | | | 35 | | | | Delay Time<br>(SCLK Falling to SDO Next Data Bit Valid) | t <sub>3</sub> | V <sub>BD</sub> = 3V | | | 27 | ns | | | (GOERT alling to GEO HOX Bata Bit Valid) | | V <sub>BD</sub> = 5V | | | 17 | | | | | | V <sub>BD</sub> = 1.8V | 2 | | | | | | Setup Time<br>(SDI Valid to Rising Edge of SCLK) | $t_4$ | V <sub>BD</sub> = 3V | 3 | | | ns | | | (Ob) Valid to Maining Edge of OOEM) | | V <sub>BD</sub> = 5V | 4 | | | | | | | | V <sub>BD</sub> = 1.8V | 12 | | | | | | Hold Time<br>(Rising Edge of SCLK to SDI Valid) | t <sub>5</sub> | V <sub>BD</sub> = 3V | 10 | | | ns | | | (Nishing Edge of SOLK to SDI Valid) | | V <sub>BD</sub> = 5V | 6 | | | _ | | | | | V <sub>BD</sub> = 1.8V | | | 26 | | | | Delay Time<br>(16 <sup>th</sup> SCLK Falling Edge to SDO 3-State) | t <sub>6</sub> | V <sub>BD</sub> = 3V | | | 22 | ns | | | (10 GOLK Family Edge to GDO 3-State) | | V <sub>BD</sub> = 5V | | | 16 | | | | | | V <sub>BD</sub> = 1.8V | 40 | | | | | | Minimum Quiet Sampling Time Needed from Bus 3-State to Start of Next Conversion | t <sub>7</sub> | V <sub>BD</sub> = 3V | 40 | | | ns | | | 3-State to Start of Next Conversion | | V <sub>BD</sub> = 5V | 40 | | | | | | | | V <sub>BD</sub> = 1.8V | 20 | | | | | | Pulse Duration nCS High | t <sub>8</sub> | V <sub>BD</sub> = 3V | 20 | | | ns | | | | | V <sub>BD</sub> = 5V | 20 | | | _ | | | | | V <sub>BD</sub> = 1.8V | 8 | | | | | | Setup Time<br>(nCS Low to First Rising Edge of SCLK) | t <sub>9</sub> | V <sub>BD</sub> = 3V | 6 | | | ns | | | (nos low to hist rising dage of solry) | | V <sub>BD</sub> = 5V | 4 | | | _ | | | | | V <sub>BD</sub> = 1.8V | 20 | | | | | | Pulse Duration SCLK High | t <sub>10</sub> | V <sub>BD</sub> = 3V | 20 | | | ns | | | -<br> | | V <sub>BD</sub> = 5V | 20 | | | | | | | | V <sub>BD</sub> = 1.8V | 20 | | | | | | Pulse Duration SCLK Low | t <sub>11</sub> | V <sub>BD</sub> = 3V | 20 | | | ns | | | | -11 | V <sub>BD</sub> = 5V | 20 | | | 1 | | | | | V <sub>BD</sub> = 1.8V | | | 20 | | | | | | | | | | MHz | | | SCLK Frequency | f <sub>CLK</sub> | $V_{BD} = 3V$ | | | 20 | IVI□∠ | | #### NOTES: - 1. 1.6V to 1.9V range is applied for 1.8V specifications. 2.7V to 3.6V range is applied for 3V specifications. 4.75V to 5.25V range is applied for 5V specifications. - 2. With 50pF load. ## **TIMING DIAGRAMS** Figure 1. Device Operation Timing Diagram Figure 2. Serial Interface Timing Diagram ## TYPICAL PERFORMANCE CHARACTERISTICS ## **FUNCTIONAL BLOCK DIAGRAM** Figure 3. Block Diagram ## TYPICAL APPLICATION CIRCUIT Figure 4. Typical Application Circuit ## **DETAILED DESCRIPTION** #### Overview The SGM5200Q is a 12-bit, SAR ADC. It needs an external voltage reference. An Amplifier can be used between MXO and AINP for signal conditioning. Figure 1 and Figure 2 show the chip operating time sequences. The SGM5200Q output data is composed of 4-bit channel address and 12-bit ADC conversion result. To read and write GPIOs, more details refer to Table 1, Table 2 and Table 5. The SGM5200Q switches to new multiplexer channel on the 2<sup>nd</sup> falling edge of SCLK. The input acquisition phase (equal input capacitor starts charging) begins on the 14<sup>th</sup> rising edge of SCLK. The input signal is sampled on the nCS falling edge. The chip refreshes the GPIO status (Input and output) at the nCS falling edge. The GPI data will be in the same frame starting with the nCS falling edge (if GPI read enabled). The operating time sequence is shown in Figure 2. The falling edge of nCS clocks out DO15, and the remain bits are shifted out on the falling edge of SCLK. The ADC result is a 12-bit binary data, MSB is shifted out on the 4<sup>th</sup> falling edge of SCLK, and LSB is shifted out on the 15<sup>th</sup> falling edge of SCLK. Refer to Figure 2, when the ADC conversion ends on the 16<sup>th</sup> SCLK falling edge, SDO goes to 3-state. The chip 16-bit data (on SDI pin) is shifted in on the every rising edge of SCLK. The SGM5200Q has threshold alarm function per channel. If ADC results exceed these limits (high and low), the chip can give alert on GPIO0/GPIO1 pins (detail configurations in Table 9). If there is an alarm, the alert will be set on the 12<sup>th</sup> SCLK falling edge in the same frame of ADC conversion in progress. It will reset on the 10<sup>th</sup> SCLK falling edge in the next frame. #### Reference The SGM5200Q needs an external reference. #### **Power Saving** The SGM5200Q provides two kinds of ways to power down the chip. The first way is command control. It depends on setting DI5 = '1', more details see Table 1, Table 2 and Table 5. If DI5 is set, the chip will be powered down on the 16<sup>th</sup> falling edge of SCLK in the next frame. If DI5 is reset, the chip will be powered up on the nCS falling edge. The second way is asynchronous control by GPIO3 pin. GPIO3 pin can be configured as an nPD input (see Table 9). Its output is active low. The chip goes to power-down at same time when nPD is '0'. The chip will be powered up when nPD is '1'. #### **Device Functional Modes** #### **Channel Sequencing Modes** The SGM5200Q has three channel sequencing modes: manual mode, auto-1 mode and auto-2 mode. Mode selection is configured by the mode control register (see Table 1, Table 2 and Table 5). The new channel selection is valid on the 2<sup>nd</sup> SCLK falling edge in the next frame in all three modes (refer to Figure 1). Once the chip is configured to work in a selected mode, it keeps working in this mode until the chip is powered down, reset or reprogrammed. Allow it to exit multiple times and re-enter this mode without disturbing program register settings. #### Manual Mode When power-up or after reset, the default channel is 'channel 0' and the default mode is manual mode. #### Auto-1 Mode In auto-1 mode, the chip scans all selected channels in ascending order. The selected channels are configured in a program register. The auto-1 program register setting is shown in Table 3 and Table 4. The auto-1 program register is reset to '0hFFFF'. #### Auto-2 Mode In auto-2 mode, the chip scans all selected channels from channel 0 to the last channel. The last channel is configured in a program register. The auto-2 program register setting is shown in Table 6. The auto-2 program register is reset to '0hF'. #### **Device Programming and Mode Control** The chip has two kinds of registers named mode registers and program registers. #### **Power-Up Sequence** After power-up, the chip is in default manual mode and channel 0 is set as default channel. User needs to configure program register and mode register to set the chip working in target mode. #### **Operating in Manual Mode** The mode control register settings for manual mode are shown in Table 1. In manual mode, no program register is required. The example for the chip how to work in manual mode and scan channels CH3, CH5 and CH7 is shown in Figure 5. In this sequence, in the frame N, keep in manual mode and channel CH3 is selected. In the frame N+1, keep in manual mode and channel CH5 is selected, and the internal MUX is switched to channel CH3 on the 2<sup>nd</sup> falling edge of SCLK. In the frame N+2, keep in manual mode and channel CH7 is selected. On the falling edge of nCS, channel CH3 input signal is sampling and conversion result is sent out in this frame, and the internal MUX is switched to CH5. And the chip repeats this sequence and sends out ADC conversion result data of CH5 and CH7 in the following two frames. Table 1. Mode Control Register Details for Manual Mode | BITS | DESCRIPTION | | | | | | | | | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|--|--|--|--| | DI[15:12] | 0001 = Select manual mode | | | | 0001 | | | | | | DI11 | 0 = Chip retains values of DI[6:0] from the previous frame 1 = Enables programming of bits DI[6:0] | | | | | | | | | | DI[10:7] | The 4-bit data means the next channel address to be selected in the next frame. DI10 is MSB and DI7 is LSB. For example, 0000 = channel 0, 0001 = channel 1 and so on. | | | | | | | | | | DI6 | 0 = Select 0V to V <sub>REF</sub> input range (Range 1)<br>1 = Select 0V to 2 × V <sub>REF</sub> input range (Range 2) | | | | | | | | | | DI5 | 0 = Normal operation (no power-down).<br>1 = Power down on the 16 <sup>th</sup> SCLK falling edge. | | | | | | | | | | DI4 | 0 = SDO outputs current channel address of the channel on DO[15:12], and the 12-bit conversion results on DO[11:0] 1 = GPIO3 to GPIO0 data (both input and output) corresponds to DO[15:12] in the following order as shown. Lower data bits DO[11:0] means 12-bit conversion result for the current channel | | | | | | | | | | | DO15 | DO14 | DO13 | DO12 | | | | | | | | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | | | | | | | GPIO data of the channels is used as output. The data of the channel configured as input will be ignored by the device. The SDI bits and corresponding GPIO are shown below. | | | | | | | | | | DI[3:0] | DI3 DI2 DI1 DI0 | | | | | | | | | | | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | | | | | Figure 5. Example for Manual Mode Timing Diagram #### **Operating in Auto-1 Mode** The mode control register settings for auto-1 mode are shown in Table 2. There are both mode registers and program registers for auto-1 mode operation. To let the chip work in auto-1 mode, it is necessary to configure auto-1 program register firstly to select which channels are going to be scanned. The program register settings for auto-1 mode are shown in Table 3 and Table 4. Before running in auto-1 mode, the target channels CH2, CH3 and CH5 (examples) must be configured in auto-1 program registers (see auto-1 program registers configuration sequence for details). The example for the chip how to work in auto-1 mode and scan channels CH2, CH3 and CH5 automatically is shown in Figure 6. In this sequence, in the frame N, the chip enters auto-1 mode command and channel CH2 is selected automatically (the chip finds the first selected channel in ascending order automatically). In the frame N+1, the chip switches MUX to CH2. In the frame N+2, the chip samples the CH2 input and gives out ADC conversion result, and the MUX is switched to CH3 automatically. In the frame N+3, the chip samples CH3 and gives out ADC conversion results, and the MUX is switched to CH5 automatically, and so on. This process repeats until the last selected channel is reached, and the process loops back from the first selected channel. In any case, re-entering auto-1 mode (it may be from auto-1 mode, manual mode and auto-2 mode) will cause the chip channel scan sequence restarts from the first selected channel. Note that changing the auto-1 program register during the chip is working in auto-1 mode, the chip scan restarts from the first selected channel in ascending. Figure 7 shows how the auto-1 program registers is configured. It is used to pre-select the channels for auto-1 scanning. It needs two operation frames for a complete configuration. More setting details are shown in Table 3 and Table 4. Table 2. Mode Control Register Details for Auto-1 Mode | BITS | | DESCRIPTION | | | | | | | | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------|-------------|-----|--|--|--|--| | DI[15:12] | 0010 = Select auto-1 mode | | | | | | | | | | DI11 | 0 = Chip retains values of DI[10:0] from previous frame 1 = Enable programming of bits DI[10:0] | | | | | | | | | | DI10 | 0 = The channel counter incr<br>1 = The channel counter is re | | reset)<br>d channel in the auto-1 progra | am register | 0 | | | | | | DI[9:7] | xxx = Do not care | | | | 000 | | | | | | DI6 | 0 = Select 0V to V <sub>REF</sub> input range (Range 1)<br>1 = Select 0V to 2 × V <sub>REF</sub> input range (Range 2) | | | | | | | | | | DI5 | 0 = Normal operation (no power-down).<br>1 = Power down on the 16 <sup>th</sup> SCLK falling edge. | | | | | | | | | | DI4 | 0 = SDO outputs current channel address of the channel on DO[15:12], and the 12-bit conversion results on DO[11:0] 1 = GPIO3 to GPIO0 data (both input and output) corresponds to DO[15:12] in the following order as shown. Lower data bits DO[11:0] means 12-bit conversion result for the current channel | | | | | | | | | | | DO15 | DO14 | DO13 | DO12 | | | | | | | | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | | | | | | | GPIO data of the channels is used as output. The data of the channel configured as input will be ignored by device. The SDI bits and corresponding GPIO are shown below. | | | | | | | | | | DI[3:0] | DI3 DI2 DI1 DI0 | | | | | | | | | | | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | | | | | Figure 6. Example for Auto-1 Mode Timing Diagram NOTE: During the programming process, the chip continues to run in the selected mode. The SDO is valid, but it is impossible to change the range or write GPIO data to the device during programming. Figure 7. Auto-1 Program Register Setting Table 3. Program Register Details for Auto-1 Mode | BITS | DESCRIPTION | RESET<br>STATE | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Frame 1 | | | | DI[15:12] | 1000 = Enter the sequence of auto-1 program. Configuration is done in the next frame | NA | | DI[11:0] | Do not care. | NA | | Frame 2 | | | | DI[15:0] | 1 (Individual Bit) = According bit is set to '1' means the according channel is selected in scanning sequence. The channel numbers are one-to-one associated with the SDI bits. For example, DI15 corresponds to CH15, DI14 corresponds to CH14 DI0 corresponds to CH0 0 (Individual Bit) = According bit is set to '0' means the according channel is skipped in scanning sequence. The channel numbers are one-to-one associated with the SDI bits. For example, DI15 corresponds to CH15, DI14 corresponds to CH14 DI0 corresponds to CH0 | All '1' | Table 4. Channels Mapping to SDI Bits for the SGM5200Q | Device (1) | | | | | | | | SDI | Bits | | | | | | | | |------------|------|------|------|------|------|------|-----|-----|------|-----|-----|-----|-----|-----|-----|-----| | Device | DI15 | DI14 | DI13 | DI12 | DI11 | DI10 | DI9 | DI8 | DI7 | DI6 | DI0 | DI4 | DI3 | DI2 | DI1 | DI0 | | 16 Chan | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | 1/0 | #### NOTE: 1. The chip only scans the selected channels when in auto-1 mode. #### **Operating in Auto-2 Mode** The mode control register settings for auto-2 mode are shown in Table 5. There are both mode registers and program registers for auto-1 mode operation. To let the chip work in auto-2 mode, it is necessary to configure auto-2 program register firstly to configure the last channel which is going to be reached. The program register settings for auto-2 mode are shown in Table 6. Before running in auto-2 mode, the last target channel CH2 (example) must be configured in auto-2 program registers (see auto-2 program registers configuration sequence for details). The example about the chip how to work in auto-2 mode and scan channels CH0, CH1 and CH2 automatically is shown in Figure 8. In this sequence, in the frame N, the chip enters auto-2 mode command and channel CH0 is selected automatically (the chip switches to CH0 automatically). In the frame N+1, the chip switches MUX to CH02. In the frame N+2, the chip samples the CH0 input and gives out ADC conversion result, and the MUX is switched to CH1 automatically. In the frame N+3, the chip samples CH1 and gives out ADC conversion, and the MUX is switched to CH2 automatically, and so on. This process repeats until the last selected channel is reached (In this example, the last channel is CH2), and the process loops back from channel CH0 In any case, re-entering auto-2 mode possibly from auto-1 mode, manual mode and auto-2 mode will cause the chip channel scan sequence to restart from the channel CH0. Note that changing the auto-2 program register during the chip is working in auto-2 mode, the chip scan restarts from channel CH0. Figure 9 shows how the auto-2 program registers is configured. It's for pre-select the last channel for auto-2 scanning. It needs one operation frames for a complete configuration. Refer to Table 6 for more setting details. Table 5. Mode Control Register Details for Auto-2 Mode | BITS | | DESCRIPTION | | | | | | | | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|-------|-----|--|--|--|--| | DI[15:12] | 0011 = Select auto-2 mode | | | | | | | | | | DI11 | 0 = Chip retains values of DI<br>1 = Enable programming of I | | e | | 0 | | | | | | DI10 | 0 = Channel counter increme<br>1 = Channel number is reset | | set) | | 0 | | | | | | DI[9:7] | xxx = Do not care | | | | 000 | | | | | | DI6 | 0 = Select V <sub>REF</sub> input range (Range 1)<br>1 = Select 2 × V <sub>REF</sub> input range (Range 2) | | | | | | | | | | DI5 | 0 = Normal operation (no power-down)<br>1 = Power down on the 16 <sup>th</sup> SCLK falling edge | | | | | | | | | | DI4 | 0 = SDO outputs current channel address of the channel on DO[15:12], and the 12-bit conversion results on DO[11:0] 1 = GPIO3 to GPIO0 data (both input and output) corresponds to DO[15:12] in the following order as shown. Lower data bits DO[11:0] means 12-bit conversion result for the current channel | | | | | | | | | | | DO15 | DO14 | DO13 | DO12 | | | | | | | | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | | | | | | | GPIO data of the channels is used as output. The data of the channel configured as input will be ignored by the device. The SDI bits and corresponding GPIO are shown below. | | | | | | | | | | DI[3:0] | DI3 DI2 DI1 DI0 | | | | | | | | | | | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | | | | | Figure 8. Example for Auto-2 Mode Timing Diagram NOTE: During the programming process, the chip continues to run in the selected mode. The SDO is valid, but it is impossible to change the range or write GPIO data to the device during programming. Figure 9. Auto-2 Program Register Setting Table 6. Program Register Details for Auto-2 Mode | BITS | DESCRIPTION | | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | DI[15:12] | 1001 = Configure auto-2 program register | NA | | DI[11:10] | Do not care. | NA | | DI[9:6] | aaaa = The 4-bit data means the address of the last channel in the scanning sequence. In auto-2 mode, the channel counter begins at CH0, increasing each frame until equal to 'aaaa'. The channel counter roles over to CH0 in the next frame | | | DI[5:0] | Do not care. | NA | #### **Continued Operation in a Selected Mode** When the chip is configured to working in one mode, the user may want to keep working in this mode. How to continue operating in a selected mode is shown in Table 7. Table 7. Continued Operation in a Selected Mode | BITS | DESCRIPTION | | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | DI[15:12] | 0000 = The chip continues to operate in current mode. When in auto-1 and auto-2 modes, the channel counter increments automatically. When in the manual mode, it continues with the last selected channel. The chip ignores datas on DI[11:0] and continues operating with the previous settings. SDI can be held low when there is no changes are required in the mode control register | 0001 | | DI[11:0] | Chip ignores these bits when DI[15:12] is '0000'. | All '0' | ## **Programming** #### **Digital Output** Table 8 shows the theory output codes according to different input ranges. The ADC codes are in straight binary format. ## **GPIO Registers** The GPIO pins can be used as GPO (general-purpose output) or GPI (general-purpose input). The GPIO functions and GPO status are set in GPIO program registers, more details refer to Table 9. The GPO refresh includes two steps. The first step is to set the GPO data in the operation frame N, and the second step is to refresh the GPO data on the nCS falling edge in frame N+1. More details refer to Figure 10. The chip samples the GPI input on the falling edge of nCS in frame N, and outputs GPI data on SDO in the same frame N. Table 8. Ideal Input Voltages and Output Codes | Description | Analog | Value | Digital Output | | | | |-----------------------------|----------------------------------------|---------------------------------------------------------------------------|----------------|-----------------|--|--| | Full Scale Range | Range 1 $\rightarrow$ V <sub>REF</sub> | $\rightarrow$ V <sub>REF</sub> Range 2 $\rightarrow$ 2 × V <sub>REF</sub> | | Straight Binary | | | | Least Significant Bit (LSB) | V <sub>REF</sub> /4096 | 2 × V <sub>REF</sub> /4096 | Binary Code | Hex Code | | | | Full Scale | V <sub>REF</sub> - 1LSB | 2 × V <sub>REF</sub> - 1LSB | 1111 1111 1111 | FFF | | | | Midscale | V <sub>REF</sub> /2 | $V_{REF}$ | 1000 0000 0000 | 800 | | | | Midscale - 1LSB | V <sub>REF</sub> /2 - 1LSB | V <sub>REF</sub> - 1LSB | 0111 1111 1111 | 7FF | | | | Zero | 0V | 0V | 0000 0000 0000 | 000 | | | NOTE: During the programming process, the chip continues to run in the selected mode. The SDO is valid, but it is impossible to change the range or write GPIO data to the device during programming. Figure 10. GPIO Program Register Setting Table 9. GPIO Program Register Details | BITS | DESCRIPTION | RESET<br>STATE | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | DI[15:12] | 0100 = Select GPIO program registers for programming | NA | | DI[11:10] | 00 = Reserved bits, must be '00' | 00 | | DI9 | 0 = Normal operation<br>1 = Reset all registers in the next nCS frame to default value (it also resets itself) | 0 | | DI8 | 0 = GPIO3 is still as general-purpose I/O<br>1 = Configure GPIO3 as the chip power-down input | 0 | | DI7 | 0 = GPIO2 is still as general-purpose I/O<br>1 = Configure GPIO2 as device range input | 0 | | DI[6:4] | 000 = GPIO1 and GPIO0 are still as general-purpose I/Os xx1 = Configure GPIO0 as 'high or low' alarm output. It is an active high output. GPIO1 is still as general-purpose I/O 010 = Configure GPIO0 as high alarm output. It is an active high output. GPIO1 is still as general-purpose I/O 100 = Configure GPIO1 as low alarm output. It is an active high output. GPIO0 is still as general-purpose I/O 110 = Configure GPIO1 as low alarm output and GPIO0 as a high alarm output. These are active high outputs | 000 | | DI3 <sup>(1)</sup> | 0 = GPIO3 pin is configured as GPI (general-purpose input)<br>1 = GPIO3 pin is configured as GPO (general-purpose output) | 0 | | DI2 (1) | 0 = GPIO2 pin is configured as GPI<br>1 = GPIO2 pin is configured as GPO | 0 | | DI1 <sup>(1)</sup> | 0 = GPIO1 pin is configured as GPI<br>1 = GPIO1 pin is configured as GPO | 0 | | DI0 <sup>(1)</sup> | 0 = GPIO0 pin is configured as GPI<br>1 = GPIO0 pin is configured as GPO | 0 | #### NOTE: 1. The bits are valid for GPIOs that are not assigned a specific function by bits DI[8:4]. #### **Alarm Thresholds for GPIO Pins** Each channel has separate high alarm threshold and low alarm threshold. To configure chip quickly, the input channels are divided into 4 groups, each group can be programmed consecutively (8 registers are programmed in one sequence). In Table 10, the chip has its input channels divided into 4 groups. Table 11 shows details of the alarm program register. Each group needs 9 operation frames to complete the alarm thresholds configuration. The chip supports to quit the configuration sequence in middle of progress (DI12 in alarm program register is enabled, and < 8 registers is configured). Once DI12 is enabled, the chip quits the configuration sequence in the next frame. **Table 10. Alarm Program Registers Groups** | Group | Alarm<br>Program<br>Register<br>DI[15:12] | Registers | |-------|-------------------------------------------|--------------------------------------------------| | 0 | 1100 | High and low alarm for CH0, CH1, CH2 and CH3 $$ | | 1 | 1101 | High and low alarm for CH4, CH5, CH6 and CH7 $$ | | 2 | 1110 | High and low alarm for CH8, CH9, CH10 and CH11 | | 3 | 1111 | High and low alarm for CH12, CH13, CH14 and CH15 | NOTE: During the programming process, the chip continues to run in the selected mode. The SDO is valid, but it is impossible to change the range or write GPIO data to the device during programming. Figure 11. Alarm Program Register Programming Flowchart **Table 11. Alarm Program Register Details** | BITS | DESCRIPTION | RESET<br>STATE | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------| | Frame 1 | | | | DI[15:12] | 1100 = Alarm programming sequence for group 0 1101 = Alarm programming sequence for group 1 1110 = Alarm programming sequence for group 2 1111 = Alarm programming sequence for group 3 Note: DI[15:12] = 11AA is the alarm programming request for group AA. "AA" means the alarm programming group number in binary format. | NA | | DI[11:0] | Do not care. | NA | | Frame 2 and | d Onwards | | | DI[15:14] | CC = "CC" means the channel number in binary format in group AA (each group has 4 channels) The SGM5200Q programs the alarm for the channel represented by the binary number "AACC". "AA" is programmed in Frame 1. | NA | | DI13 | 0 = Configure low alarm register 1 = Configure high alarm register | NA | | DI12 | 0 = Continue alarm programming sequence in the next frame 1 = Exit alarm programming in the next frame Note: To quit the threshold configure sequence if all threshold registers have been configured, DI12 must be set to '1' to quit. | NA | | DI[11:10] | Do not care. | NA | | DI[9:0] | The 10-bit alarm threshold is compared with the upper 10-bit of the 12-bit conversion result. | '1111111111' for high alarm register and '0000000000' for low alarm register | ## **Analog Input** Figure 12 shows the equivalent circuit model for the MUX and ADC. NOTE: CH0 is assumed to be on, and CH15 is assumed to be off. Figure 12. Equivalent Circuit for ADC and MUX ## **REVISION HISTORY** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Page # PACKAGE OUTLINE DIMENSIONS TSSOP-38 RECOMMENDED LAND PATTERN (Unit: mm) | Symbol | Dimensions<br>In Millimeters | | | nsions<br>ches | |--------|--------------------------------|-----------|-------|----------------| | | MIN | MAX | MIN | MAX | | А | | 1.200 | | 0.047 | | A1 | 0.050 | 0.150 | 0.002 | 0.006 | | A2 | 0.800 | 1.000 | 0.031 | 0.039 | | b | b 0.170 0.270<br>c 0.090 0.200 | | 0.007 | 0.011 | | С | | | 0.004 | 0.008 | | D | 9.600 | 9.800 | 0.378 | 0.386 | | E | 4.300 | 4.500 | 0.169 | 0.177 | | E1 | 6.250 | 6.550 | 0.246 | 0.258 | | е | 0.500 | BSC | 0.020 | BSC | | Н | 0.250 | 0.250 TYP | | ) TYP | | L | 0.450 | 0.750 | 0.018 | 0.030 | | θ | 1° | 7° | 1° | 7° | #### NOTES - 1. Body dimensions do not include mode flash or protrusion. - 2. This drawing is subject to change without notice. # TAPE AND REEL INFORMATION ## **REEL DIMENSIONS** NOTE: The picture is only for reference. Please make the object as the standard. ## **KEY PARAMETER LIST OF TAPE AND REEL** | Package Type | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------| | TSSOP-38 | 13" | 16.4 | 6.80 | 10.25 | 1.60 | 4.0 | 8.0 | 2.0 | 16.0 | Q1 | ## **CARTON BOX DIMENSIONS** NOTE: The picture is only for reference. Please make the object as the standard. ## **KEY PARAMETER LIST OF CARTON BOX** | Reel Type | Reel Type Length (mm) | | Height<br>(mm) | Pizza/Carton | | |-----------|-----------------------|-----|----------------|--------------|--| | 13" | 386 | 280 | 370 | 5 | |