## SGM61032 Low Voltage, 3A High Efficiency Synchronous Buck Converter

### GENERAL DESCRIPTION

The SGM61032 is a high efficiency and miniature size synchronous Buck converter for low input voltage applications. It is a perfect solution for compact designs. The 2.5V to 5.5V input voltage range is suitable for almost all available battery-powered applications. It operates in PWM mode at 1.5MHz (TYP) in the medium to heavy load range and automatically enters or exits the power-save mode (PSM) at light loads to maintain its high efficiency. During shutdown, the quiescent current is 0.02µA (TYP).

This device is based on an adaptive off-time architecture, but still allows a wide range of output capacitors from  $10\mu F$  to  $150\mu F$  and even more. This flexibility makes the device a good choice for system power rails supply. It also supports 100% duty cycle operation and enters path-through mode (PTM) when certain conditions are met. At this mode, the quiescent current is reduced to  $32\mu A$ . The adaptive off-time architecture provides excellent output voltage accuracy and superb load transient response. Only external feedforward compensation capacitor is needed to obtain faster response.

The SGM61032 is available in a Green SOT-563-6 package.

### **FEATURES**

- 2.5V to 5.5V Input Voltage Range
- Adjustable Output Voltage from 0.6V to V<sub>IN</sub>
- Adaptive Off-Time Architecture
- Up to 95% Efficiency
- Low R<sub>DSON</sub> Internal Switches: 58mΩ/27mΩ
- 45µA (TYP) Quiescent Current
- 32µA Quiescent Current in Path-Through Mode
- Power-Save Mode at Light Loads
- Low Dropout with 100% Duty Cycle
- PG Output (Except for the SGM61032A)
- Internal Soft-Start with Pre-biased Startup
- Output Discharge at Shutdown
- Hiccup Mode OCP/Short-Circuit Protection
- Thermal Shutdown Protection
- Available in a Green SOT-563-6 Package

### **APPLICATIONS**

Industrial and Commercial Applications
General Purpose Point-of-Load Power Supplies
Potable Battery-Powered Applications
Wireless Routers, Solid State Drives
Set-Top Boxes, Multi-Function Printers

### TYPICAL APPLICATION



**Figure 1. Typical Application Circuit** 



### PACKAGE/ORDERING INFORMATION

| MODEL     | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING | PACKING<br>OPTION   |
|-----------|------------------------|-----------------------------------|--------------------|--------------------|---------------------|
| SGM61032A | SOT-563-6              | -40°C to +125°C                   | SGM61032AXKB6G/TR  | 1SXX               | Tape and Reel, 5000 |
| SGM61032B | SOT-563-6              | -40°C to +125°C                   | SGM61032BXKB6G/TR  | 1TXX               | Tape and Reel, 5000 |

### MARKING INFORMATION

NOTE: XX = Date Code.

YY X X

Date Code - Week

Date Code - Year

Serial Number

Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

### **ABSOLUTE MAXIMUM RATINGS**

| VIN, EN, PG Voltages (1)                       | 0.3V to 6V                     |
|------------------------------------------------|--------------------------------|
| FB Voltage <sup>(1)</sup>                      | 0.3V to 3V                     |
| SW Voltage                                     |                                |
| DC <sup>(1)</sup>                              | 0.3V to V <sub>IN</sub> + 0.3V |
| While Switching, Less than 10ns <sup>(1)</sup> | 3.0V to 9V                     |
| Package Thermal Resistance                     |                                |
| SOT-563-6, θ <sub>JA</sub>                     | 169°C/W                        |
| Junction Temperature                           | +150°C                         |
| Storage Temperature Range                      | 65°C to +150°C                 |
| Lead Temperature (Soldering, 10s)              | +260°C                         |
| ESD Susceptibility                             |                                |
| HBM                                            | 2000V                          |
| CDM                                            | 1000V                          |
|                                                |                                |

#### NOTE:

1. All voltages are referred to the ground terminal.

#### RECOMMENDED OPERATING CONDITIONS

| Input Voltage Range, V <sub>IN</sub>   | 2.5V to 5.5V            |
|----------------------------------------|-------------------------|
| Output Voltage Range, V <sub>OUT</sub> | 0.6V to V <sub>IN</sub> |
| Sink Current at PG Pin, ISINK_PG       | 1mA (MAX)               |
| Output Current                         | 0A to 3A                |
| Operating Junction Temperature Range.  | 40°C to +125°C          |

#### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

### **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

### **DISCLAIMER**

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.

## **PIN CONFIGURATIONS**

### SGM61032A (TOP VIEW)



SOT-563-6

### SGM61032B (TOP VIEW)



SOT-563-6

## **PIN DESCRIPTION**

| P         | IN        | NAME    | I/O | DESCRIPTION                                                                                                                               |  |
|-----------|-----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|--|
| SGM61032A | SGM61032B | INAIVIE | 20  |                                                                                                                                           |  |
| 1         | 1         | GND     | G   | Ground Pin.                                                                                                                               |  |
| 2         | 2         | SW      | Р   | Converter Switching Node Output Pin. Connect to the switching terminal of the output inductor.                                            |  |
| 3         | 3         | VIN     | Р   | Power Supply Input Pin.                                                                                                                   |  |
| 4         | 4         | EN      | I   | Enable Input pin. Pull this pin to logic high to enable the device and pull it low to disable it. Do not leave this pin floating.         |  |
| 5         | 5         | FB      | -   | Feedback Input Pin for the Control Loop. Connect this pin to the output feedback resistor divider.                                        |  |
| 6         | _         | NC      |     | No Connection Pin. Leave this pin open or connect it to the output or GND.                                                                |  |
| _         | 6         | PG      | 0   | Power Good Open-Drain Output Pin. Pull this pin up with a resistor to a voltage below 5.5V. If not used, leave it open or connect to GND. |  |

NOTE: I = input, O = output, P = power, G = ground.

## **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = 5V, T_J = -40^{\circ}C \text{ to } +125^{\circ}C, \text{ typical values are at } T_J = +25^{\circ}C, \text{ unless otherwise noted.})$ 

| PARAMETER                          | SYMBOL                | CONDITIONS                                             | MIN | TYP                   | MAX | UNITS |
|------------------------------------|-----------------------|--------------------------------------------------------|-----|-----------------------|-----|-------|
| Input Supply                       |                       |                                                        |     |                       |     |       |
| Input Voltage Range                | V <sub>IN</sub>       |                                                        | 2.5 |                       | 5.5 | V     |
| Quiescent Current into VIN         | ΙQ                    | No load, device not switching                          |     | 45                    | 65  | μΑ    |
| Shutdown Current into VIN          | I <sub>SD</sub>       | EN = low                                               |     | 0.02                  | 1   | μΑ    |
| Under-Voltage Lockout Threshold    | $V_{\text{UVLO}}$     | V <sub>IN</sub> falling                                | 2.1 | 2.2                   | 2.3 | V     |
| Under-Voltage Lockout Hysteresis   | V <sub>UVLO_HYS</sub> |                                                        |     | 210                   |     | mV    |
| Thermal Shutdown Threshold         | $T_{JSD}$             | T <sub>J</sub> rising                                  |     | 150                   |     | °C    |
| Thermal Shutdown Hysteresis        | T <sub>JSD_HYS</sub>  |                                                        |     | 25                    |     | °C    |
| EN Logic Levels                    |                       |                                                        | •   |                       |     |       |
| High-Level Input Voltage           | V <sub>IH</sub>       | V <sub>IN</sub> = 2.5V to 5.5V, T <sub>J</sub> = +25°C | 1.2 |                       |     | V     |
| Low-Level Input Voltage            | V <sub>IL</sub>       | V <sub>IN</sub> = 2.5V to 5.5V, T <sub>J</sub> = +25°C |     |                       | 0.4 | V     |
| Input Leakage Current into EN Pin  | I <sub>EN_LKG</sub>   | V <sub>IN</sub> = V <sub>EN</sub> = 5.5V               |     | 0.01                  | 0.5 | μΑ    |
| Soft-Start and Power Good          |                       |                                                        | •   |                       |     |       |
| Soft-Start Time                    | t <sub>SS</sub>       | Measure from 0 to 95% × V <sub>OUT</sub> (set)         |     | 900                   |     | μs    |
|                                    |                       | V <sub>OUT</sub> rising                                |     | 95% ×V <sub>REF</sub> |     | V     |
| Power Good Threshold               | $V_{PG}$              | V <sub>OUT</sub> falling                               |     | 90% ×V <sub>REF</sub> |     | ]     |
| Low-Level Output Voltage           | $V_{PG\_OL}$          | I <sub>SINK</sub> = 1mA                                |     | 0.13                  | 0.3 | V     |
| Input Leakage Current into PG Pin  | I <sub>PG_LKG</sub>   | V <sub>PG</sub> = 5.0V                                 |     | 0.01                  | 0.5 | μΑ    |
| Power Good Delay                   | t <sub>PG_DLY</sub>   | V <sub>FB</sub> falling                                |     | 45                    |     | μs    |
| Output                             |                       |                                                        | •   |                       |     |       |
| Feedback Regulation Voltage        | $V_{FB}$              | PWM mode, V <sub>IN</sub> = 2.5V to 5.5V               | 594 | 600                   | 606 | mV    |
| Feedback Input Leakage Current     | I <sub>FB_LKG</sub>   | V <sub>FB</sub> = 1V                                   |     | 0.01                  | 0.1 | μΑ    |
| Output Discharge FET On-Resistance | R <sub>DIS</sub>      | EN = low, V <sub>OUT</sub> = 1.8V                      |     | 16                    |     | Ω     |
| Power Switch                       |                       |                                                        |     |                       |     |       |
| High-side FET On-Resistance        |                       | I <sub>SW</sub> = 500mA                                |     | 58                    | 85  | mΩ    |
| Low-side FET On-Resistance         | R <sub>DSON</sub>     | I <sub>SW</sub> = 500mA                                |     | 27                    | 45  | mΩ    |
| High-side FET Switch Current Limit | I <sub>LIM</sub>      |                                                        | 3.8 | 4.7                   | 5.6 | Α     |
| PWM Switching Frequency            | f <sub>SW</sub>       | V <sub>OUT</sub> = 1.8V, I <sub>OUT</sub> = 1A         |     | 1.5                   |     | MHz   |

### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A$  = +25°C,  $V_{IN}$  = 5V,  $V_{OUT}$  = 1.8V and  $L_1$  = 1.0 $\mu$ H (DCR = 8.6 $m\Omega$ ), unless otherwise noted.



## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

 $T_A$  = +25°C,  $V_{IN}$  = 5V and  $V_{OUT}$  = 1.8V, unless otherwise noted.













## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

 $T_A$  = +25°C,  $V_{IN}$  = 5V and  $V_{OUT}$  = 1.8V, unless otherwise noted.













### **FUNCTIONAL BLOCK DIAGRAM**



Figure 2. SGM61032 Block Diagram

### **DETAILED DESCRIPTION**

### Overview

The SGM61032 is a high efficiency Buck switching converter optimized for handheld battery-powered applications. It operates at a quasi-fixed frequency of 1.5MHz and uses adaptive off-time PWM control for the moderate to heavy load range. This allows using a small inductor and small capacitors for compact designs.

At light load conditions, SGM61032 operates in power-save mode to reduce the switching frequency and losses for longer battery life. The power-save mode quiescent current is  $45\mu A$  (TYP) and the quiescent current can reduce to  $32\mu A$  (TYP) at path-through mode.

### **Under-Voltage Lockout (UVLO)**

Operating with insufficient supply voltage can cause device malfunction or failure. The UVLO protection shuts down the device if the input voltage is below the  $V_{\text{UVLO}}$  threshold. The  $V_{\text{UVLO}}$  hysteresis is 210mV. When the input voltage exceeds the rising UVLO threshold, the device restarts with a fresh soft startup sequence.

## **Device Enable and the Output Discharge FET**

When the input voltage is valid, pulling the EN input to logic high to enable the device and pulling it low to shut it down. In the shutdown mode, the switches and all control circuits are turned off to reduce the device current to 0.02µA (TYP). During shutdown, an internal FET (16 $\Omega$  typical on-resistance) is turned on and connects the SW pin to the GND for smooth discharge of the output. This discharge function is also activated when the shutdown is caused by a thermal shutdown, UVLO, output OVP (V\_{OVP\\_RISING} = 110% (TYP)  $\times$  V\_{REF}, V\_{OVP\\_FALLING} = 105% (TYP)  $\times$  V\_REF) or short-circuit protection.

### Power Good (PG)

PG is an open-drain output with 1mA sinking capability. This pin should be pulled up with an external resistor to a logic high rail which is no more than 5.5V unless it is not used. The PG signal is in high-impedance state when the output voltage is in regulation range. PG remains low until  $V_{\text{OUT}}$  exceeds 95% of its nominal (set) value and goes low if  $V_{\text{OUT}}$  drops below 90% of its nominal value. Table 1 shows how the PG state is changed in different conditions.  $V_{\text{PG}}$  is the threshold of

the PG hysteretic comparator. It has a 5% hysteresis band and goes high when  $V_{\text{FB}}$  rises above 95% of the  $V_{\text{RFF}}.$ 

The PG output is useful for power supply sequencing as well. Usually, the multiple power rails of a system need to be powered in a specific sequence for proper startup. The PG output of the leading power supply is connected to the EN input of the subsequent power supply to implement such sequencing.

**Table 1. PG Output State in Different Conditions** 

| Reason               | Condition(s)                                     | PG State |                  |  |
|----------------------|--------------------------------------------------|----------|------------------|--|
| Reason               | Condition(s)                                     | High-Z   | Low              |  |
| Output Voltage       | EN = High, V <sub>FB</sub> ≥ V <sub>PG</sub>     | <b>√</b> |                  |  |
| Output voltage       | EN = High, V <sub>FB</sub> ≤ V <sub>PG</sub> (1) |          | √ <sup>(1)</sup> |  |
| Shutdown by EN       | EN = Low                                         |          | $\checkmark$     |  |
| Thermal Shutdown     | $T_J > T_{JSD}$                                  |          | $\checkmark$     |  |
| UVLO                 | $1.4V < V_{IN} < V_{UVLO}$                       |          | ~                |  |
| Power Supply Removal | V <sub>IN</sub> ≤ 1.4V                           | V        |                  |  |

NOTE: 1. When working in path-through mode, PG Logic is High-Z.

### **Soft-Start and Pre-biased Startup**

When the device is enabled, the output voltage is ramped up towards its nominal value by an internal soft-start circuit with a rate determined by the startup time ( $t_{\rm SS}$ ). This circuit slowly ramps up the error amplifier reference voltage ( $V_{\rm REF}$  = 0.6V) after exiting the shutdown state or under-voltage lockout (UVLO). The soft-start is critical to prevent excessive inrush currents and to avoid triggering of the output over-current protection to provide a smooth output rise. It also prevents extreme input voltage drops due to large inrush current over the high-impedance batteries and input sources that can interrupt the power-up.

The SGM61032 is also capable of starting with a pre-biased output capacitor when it is powered up or enabled. When the device is turned on, a bias on the output can exist due to the other sources connected to the load(s) such as multi-voltage ICs or simply because of residual charges on the output capacitors. For example, when a device with light load is disabled and re-enabled, the output can not drop during the off period and the device must restart under pre-biased output condition. Without the pre-biased capability, the device can not be able to start up properly. The output ramp is automatically initiated with the bias voltage and ramps up to the nominal output value.

## **DETAILED DESCRIPTION (continued)**

### Power-Save Mode (PSM)

At light load conditions, the SGM61032 shifts to the power-save mode to reduce the switching frequency and minimize the losses. It also shuts down most of the internal circuits in power-save mode. In this mode, one or more PWM pulses are sent to charge the output capacitor and then the switches are kept off. The output capacitor voltage gradually drops due to small load current and when it falls below the nominal voltage threshold, the PWM pulses resume. If the load is still low, the output goes slightly higher than normal again and the switches are turned off. In power-save mode, the output voltage is slightly higher than nominal output voltage. This effect can be mitigated by a larger output capacitor.

## Low Dropout Operation with 100% Duty Cycle

When the input voltage gradually drops to the regulation output voltage, the SGM61032 can operate at 100% duty cycle and keep the high-side MOSFET continuously on for minimal input-to-output voltage difference. The low-side MOSFET is kept off. In this mode, the lowest input voltage for keeping the output regulated is determined by load current and the resistive drops from the input to the output as given in Equation 1:

$$V_{\text{IN MIN}} = V_{\text{OUT}} + I_{\text{OUT MAX}} \times (R_{\text{DSON}} + R_{\text{L}})$$
 (1)

where:

 $V_{\text{IN\_MIN}}$  is minimum input voltage to maintain output voltage in regulation.

 $I_{\text{OUT MAX}}$  is maximum output current.

 $R_{\mbox{\scriptsize DSON}}$  is high-side MOSFET on-resistance.

R<sub>L</sub> is inductor DC resistance (DCR).

### Path-Through Mode

When FB voltage is lower than  $V_{REF}$ , load current is less than 2A and high-side MOSFET is kept on for more than 100µs and the device stops switching and keeps high-side MOSFET on constantly. All unneeded circuits are shut down for reducing the quiescent current to 32µA (excluding the current flowing through the feedback resistor). It can greatly reduce the power consumption at light load and increase the operating time of battery application. When the FB voltage reaches to the internal reference voltage or the load current is larger than 2A, the SGM61032 resumes regulating mode.

## Switch Current Limits and Short-Circuit Protection (Hiccup)

Limiting the switch current protects the switch itself and also prevents over-current in the source and the inductor. If the high-side (HS) switch current exceeds the  $I_{LIM}$  threshold, HS switch is turned off and the low-side (LS) switch is turned on to reduce the inductor current and limit the peak.

If 32 cycles consecutive repetition of this event occurs, the current limit is half reduced for the next 32 cycles and then if the over-current continues, the device stops switching and turns the output discharge circuit on. A new startup is initiated automatically (hiccup) after 500µs (TYP). The hiccup repeats until the overload or short-circuit fault is cleared.

### **Thermal Protection and Shutdown**

Thermal protection is included to protect the die against overheating damage. If the junction temperature exceeds  $T_{\rm JSD}$  threshold, the switching is stopped and the device is shut down. An automatic recovery with a soft-start begins when the junction cools down for  $25^{\circ}\text{C}$  below the  $T_{\rm JSD}$  limit.

### APPLICATION INFORMATION

In this section, power supply design with the SGM61032 synchronous Buck converter and selection of the external component will be explained based on the typical application that is applicable for various input and output voltage combinations.



Figure 3. 1.8V Output Voltage Application

### **Design Requirements**

Table 2 summarizes the requirements for this example as shown in Figure 3. The selected components are given in Table 3.

Table 2. Design Parameters for the Application Example

| Design Parameter | Example Value |
|------------------|---------------|
| Input Voltage    | 2.5V to 5.5V  |
| Output Voltage   | 1.8V          |
| Output Current   | ≤ 3A          |

Table 3. Selected Components for the Design Example

| Ref            | Description                                                                                                                                                                  | Manufacturer |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| C <sub>1</sub> | 10µF, 10V, X7R, 0805, Ceramic<br>P/N: GRM21BR71A106KA73L                                                                                                                     | Murata       |
| C <sub>2</sub> | 22μF, 16V, X5R, 0805, Ceramic P/N:<br>GRM21BR61C226ME44                                                                                                                      | Murata       |
| C <sub>3</sub> | Optional                                                                                                                                                                     | Murata       |
| L <sub>1</sub> | 1μH Wire Wound, DCR <sub>MAX</sub> = $18mΩ$ ,<br>$I_{SAT(30\%)} = 5.26A$ , $I_{RMS(40°C)} = 4.15A$ ,<br>SRF = $70MHz$ , $4mm \times 4mm \times 3mm$ ,<br>P/N: SWPA4030S1R0NT | Sunlord      |
| R <sub>1</sub> | Depending on the Output Voltage, 1%, size 0603                                                                                                                               | Standard     |
| R <sub>2</sub> | 100kΩ, Chip Resistor, 1/16W, 1%, Size 0603                                                                                                                                   | Standard     |
| R <sub>3</sub> | 1MΩ, Chip Resistor, 1/16W, 1%, Size 0603                                                                                                                                     | Standard     |

### **Input Capacitor Selection**

High frequency decoupling input capacitors with low ESR are needed to circulate and absorb the high frequency switching currents of the converter. Place this capacitor right beside the VIN and GND pins. A  $10\mu F$  ceramic capacitor with X5R or better dielectric and 0805 or smaller size is sufficient in most cases. A larger value can be selected to reduce the input current ripple.

### **Inductor Selection**

The inductor current ripple is determined by the inductance value (L). A lower inductance results in higher peak-to-peak current that increases the converter conduction losses. On the other hand, a large inductance results in slower transient response and larger size.  $I_{\text{SAT}}$  should be higher than  $I_{\text{L}_{\text{MAX}}}$ , and sufficient margin should be reserved. Generally, the saturation current above high-side current limit is enough. Typically, the peak-to-peak inductor current is selected between 20% and 40% of the maximum output current. Equation 2 can be used to choose the inductance value based on  $\Delta I_{\text{L}}$ 

$$I_{L\_MAX} = I_{OUT\_MAX} + \frac{\Delta I_{L}}{2}$$

$$\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f_{SW}}$$
(2)

where

 $I_{OUT\_MAX}$  is the maximum output DC current.  $\Delta I_L$  is the inductor current ripple (peak-to-peak).  $f_{SW}$  is switching frequency (MHz). L is the inductance value ( $\mu$ H).

### **APPLICATION INFORMATION (continued)**

### **Output Voltage Adjustment**

Use Equation 3 for selecting the feedback resistors ( $R_1$  and  $R_2$ ) in Figure 3 to set the desired output voltage ( $V_{OUT}$ ):

$$V_{OUT} = V_{FB} \times \left(1 + \frac{R_1}{R_2}\right) = 0.6V \times \left(1 + \frac{R_1}{R_2}\right)$$
 (3)

First choose  $R_2$  value below  $100k\Omega$  to avoid high noise sensitivity on the FB pin. Do not choose a very small value for  $R_2$  otherwise the loss will be increased on this resistor that reduces the light load efficiency.

### **LC Filter**

The inductor (L) and the output capacitor (C) form a low-pass filter for removing switching AC components and passing the DC voltage to the output. Table 4 lists some suitable high frequency inductor and ceramic capacitor combinations that can be applied for most applications. Note that variations as high as +20% to -30% in the effective inductance due to tolerances. Similarly, for the  $C_{\text{OUT}}$ , due to tolerances and bias voltage derating the effective capacitance can vary by +20% to -50%. For lower ripple at small output voltages (< 1.8V), a larger output capacitance is needed (at least 22µF).

A feedforward capacitor improves transient response to the load steps and reduces the output ripple in PSM. A 10pF capacitor is recommended for the 1.8V output in the typical application.

**Table 4. Proper Output Capacitor and Inductor Combination** 

| V <sub>OUT</sub> | L                     | C <sub>OUT</sub> | C <sub>FF</sub>   |
|------------------|-----------------------|------------------|-------------------|
| 0.9V             | 1µH                   | 22µF (TYP)       | NS <sup>(2)</sup> |
| 0.90             | Ιμπ                   | 22µF             | 10pF              |
|                  |                       | 10µF             | 10pF              |
| 1.2V             | 1µH                   | 22µF (TYP)       | NS (2)            |
|                  |                       | 22µF             | 10pF              |
|                  | 0.47µH <sup>(1)</sup> | -                | -                 |
| 1.8V             |                       | 10μF             | 10pF              |
| 1.0V             | 1µH                   | 22µF (TYP)       | NS <sup>(2)</sup> |
|                  |                       | 22µF             | 10pF              |
|                  | 0.47µH <sup>(1)</sup> | -                | -                 |
| 0.0)/            |                       | 10μF             | 10pF              |
| 3.3V             | 1µH                   | 22µF (TYP)       | NS (2)            |
|                  |                       | 22µF             | 10pF              |

### NOTES:

1. If  $V_{OUT}$  is close to  $V_{IN}$ , a 0.47 $\mu$ H inductor is recommended to improve stability. The 0.47 $\mu$ H inductor can use the same  $C_{OUT}/C_{FF}$  combination as the 1 $\mu$ H inductor.

2. Not be soldered.

### **Thermal Considerations**

Especial care must be taken for power dissipation and thermal relief in high power density designs. The SGM61032 is a low-profile and fine-pitch surface-mount package that is typically used in a small area or volume. Thermal coupling, airflow and heat sinking must be considered in the system level and the space between heat generating elements must be managed properly.

To enhance the thermal performance, the PCB itself has a significant role and to help transfer the heat away by using large copper traces/planes that are connected to the device pins (and thermal pads if present). Considering a proper airflow in the system can complete the thermal relief for reliable operation of the power supply.

### **Layout Guidelines**

A critical component of a high frequency switching power supply is the PCB layout. A good layout can improve the overall performance of the system and a poor layout can result in stability issues and EMI problems. The following guidelines are provided for designing a power supply layout with the SGM61032.

- Place the input/output capacitors and the inductor as close as possible to the IC pins and keep the power traces short. Use direct and wide traces for routing power paths to assure low trace parasitic resistance and inductance.
- Connect the ground returns of the input and output capacitors close to the GND pin and at the same point to avoid a ground potential shift and to minimize high frequency current path.
- Keep the output voltage sense trace and FB pin connections away from the high frequency and noisy conductors such as power traces and SW node to avoid magnetic and electric noise coupling.
- Use GND planes in mid-layers for shielding and minimizing the ground potential drifts.

## **APPLICATION INFORMATION (continued)**

### **Layout Example**





Middle Layer 1



Middle Layer 2



Figure 4. PCB Layout

# Low Voltage, 3A High Efficiency Synchronous Buck Converter

## SGM61032

## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| OCTOBER 2022 – REV.A to REV.A.1                 | Page  |
|-------------------------------------------------|-------|
| Updated the Electrical Characteristics sections | 4     |
|                                                 |       |
| Changes from Original (OCTOBER 2022) to REV.A   | Page  |
|                                                 | - age |
| Changed from product preview to production data | All   |



## **PACKAGE OUTLINE DIMENSIONS** SOT-563-6











RECOMMENDED LAND PATTERN (Unit: mm)

| Symbol |        | nsions<br>meters | Dimensions<br>In Inches |       |  |
|--------|--------|------------------|-------------------------|-------|--|
|        | MIN    | MAX              | MIN                     | MAX   |  |
| Α      | 0.525  | 0.600            | 0.021                   | 0.024 |  |
| A1     | 0.000  | 0.050            | 0.000                   | 0.002 |  |
| b      | 0.170  | 0.270            | 0.007                   | 0.011 |  |
| С      | 0.090  | 0.180            | 0.004                   | 0.007 |  |
| D      | 1.500  | 1.700            | 0.059                   | 0.067 |  |
| E      | 1.100  | 1.300            | 0.043                   | 0.051 |  |
| E1     | 1.500  | 1.700            | 0.059                   | 0.067 |  |
| е      | 0.450  | 0.550            | 0.018                   | 0.022 |  |
| L      | 0.100  | 0.300            | 0.004                   | 0.012 |  |
| L1     | 0.200  | 0.400            | 0.008                   | 0.016 |  |
| θ      | 9° REF |                  | 9° REF                  |       |  |

- Body dimensions do not include mode flash or protrusion.
   This drawing is subject to change without notice.



## TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### **KEY PARAMETER LIST OF TAPE AND REEL**

| Package Type | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| SOT-563-6    | 7"               | 9.5                      | 1.78       | 1.78       | 0.69       | 4.0        | 4.0        | 2.0        | 8.0       | Q3               |

### **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type   | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |
|-------------|----------------|---------------|----------------|--------------|
| 7" (Option) | 368            | 227           | 224            | 8            |
| 7"          | 442            | 410           | 224            | 18           |