# SGM2069 1.5A, High PSRR, Low Dropout Linear Regulator with Programmable Soft-Start #### GENERAL DESCRIPTION The SGM2069 is a high PSRR and low dropout linear regulator with programmable soft-start. It is capable of supplying 1.5A output current with typical $V_{\text{IN}}$ dropout voltage of only 110mV. The operating input voltage range is from 0.8V to 5.5V and bias supply voltage range is from 2.7V to 5.5V. The output voltage range is from 0.8V to 3.6V. Other features include an open-drain power-good (PG) output, logic-controlled shutdown mode, short-circuit current limit and thermal shutdown protection. The SGM2069 has automatic discharge function to quickly discharge $V_{\text{OUT}}$ in the disabled status. The SGM2069 is available in Green TQFN-5×5-20L and TDFN-3×3-10AL packages. It operates over an operating temperature range of -40°C to +125°C. #### **FEATURES** - Input Supply Voltage Range: 0.8V to 5.5V - Bias Supply Voltage Range: 2.7V to 5.5V - Adjustable Output from 0.8V to 3.6V - Output Voltage Accuracy: ±1% at +25℃ - 1.5A Output Current - Quiescent Current: 0.9mA (TYP) - V<sub>IN</sub> Dropout Voltage: 110mV (TYP) at 1.5A - V<sub>BIAS</sub> Dropout Voltage: 1200mV (TYP) at 1.5A - Low Noise: 29μV<sub>RMS</sub> (TYP) - Shutdown Ground Current: 0.1µA (TYP) - Current Limiting and Thermal Protection - Programmable Soft-Start Output - Support Power-Good Indicator Function - With Output Automatic Discharge - Stable with Small Case Size Ceramic Capacitors - -40°C to +125°C Operating Temperature Range - Available in Green TQFN-5×5-20L and TDFN-3×3-10AL Packages #### **APPLICATIONS** Servers Power for Processors **Power Modules** **Consumer Electronics** Programmable Soft-Start Applications ## TYPICAL APPLICATION **Figure 1. Typical Application Circuit** ### PACKAGE/ORDERING INFORMATION | MODEL | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING | PACKING<br>OPTION | |---------|------------------------|-----------------------------------|--------------------|----------------------------|---------------------| | SGM2069 | TQFN-5×5-20L | -40°C to +125°C | SGM2069XTRM20G/TR | SGM2069<br>XTRM20<br>XXXXX | Tape and Reel, 3000 | | 3GW2009 | TDFN-3×3-10AL | -40°C to +125°C | SGM2069XTGZ10G/TR | SGM<br>2069GZ<br>XXXXX | Tape and Reel, 4000 | #### MARKING INFORMATION NOTE: XXXXX = Date Code, Trace Code and Vendor Code. TQFN-5×5-20L/TDFN-3×3-10AL Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly. #### **ABSOLUTE MAXIMUM RATINGS** | IN, BIAS, PG, EN to GND | 0.3V to 6V | |-----------------------------------|------------------------------------| | OUT to GND | $0.3V \text{ to } (V_{IN} + 0.3V)$ | | SS, FB to GND | 0.3V to 6V | | PG Sink Current, I <sub>PG</sub> | 0mA to 1.5mA | | Package Thermal Resistance | | | TQFN-5×5-20L, $\theta_{JA}$ | 31.3°C/W | | TQFN-5×5-20L, $\theta_{JB}$ | 12.8°C/W | | TQFN-5×5-20L, $\theta_{JC(TOP)}$ | 26.1°C/W | | TQFN-5×5-20L, $\theta_{JC(BOT)}$ | 5.1°C/W | | TDFN-3×3-10AL, θ <sub>JA</sub> | 43.9°C/W | | TDFN-3×3-10AL, θ <sub>JB</sub> | 17.1°C/W | | TDFN-3×3-10AL, $\theta_{JC(TOP)}$ | 46.7°C/W | | TDFN-3×3-10AL, $\theta_{JC(BOT)}$ | 5.1°C/W | | Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (Soldering, 10s) | +260°C | | ESD Susceptibility | | | HBM | 8000V | | CDM | 1000V | #### RECOMMENDED OPERATING CONDITIONS | Input Supply Voltage Range | 0.8V to 5.5V | |----------------------------------------------|----------------| | BIAS Supply Voltage Range | 2.7V to 5.5V | | Enable Input Voltage Range | 0V to 5.5V | | Input Effective Capacitance, C <sub>IN</sub> | 1µF (MIN) | | BIAS Effective Capacitance, CBIAS | 0.1µF (MIN) | | Output Effective Capacitance, Cout | 1µF to 1000µF | | Operating Junction Temperature Range | 40°C to +125°C | #### OVERSTRESS CAUTION Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied. #### **ESD SENSITIVITY CAUTION** This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications. #### **DISCLAIMER** SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice. # **PIN CONFIGURATIONS** ### SGM2069 (TOP VIEW) TDFN-3×3-10AL # **PIN DESCRIPTION** | PIN | | NAME | FUNCTION | | | | |---------------|----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | TDFN-3×3-10AL | TDFN-3×3-10AL TQFN-5×5-20L | | | | | | | 1, 2 | 5-8 | IN | Input Supply Voltage Pin. It is recommended to use a 2.2µF or larger ceramic capacitor from IN pin to ground to get good power supply decoupling. This ceramic capacitor should be placed as close as possible to IN pin. | | | | | 3 | 9 | PG | Open-Drain Power-Good Output Pin. An open-drain output and active high when the output voltage reaches the target voltage. | | | | | 4 | 10 | BIAS | Bias Voltage Supply Pin for Internal Control Circuits. It is recommended to use a 0.22µF or larger ceramic capacitor from BIAS pin to ground and this ceramic capacitor should be placed as close as possible to BIAS pin. | | | | | 5 | 11 | EN | Enable Pin. Drive EN high to turn on the regulator. Drive EN low to turn off the regulator. | | | | | 6 | 12 | GND | Ground | | | | | 7 | 15 | SS | Soft-Start Pin. The soft-start time is determined by an external capacitor connected to this pin. | | | | | 8 | 16 | FB | Feedback Pin. Connect this pin to the midpoint of an external resistor divider to adjust the output voltage. Place the resistors as close as possible to this pin. | | | | | 9, 10 | 1, 18, 19, 20 | OUT | Regulator Output Pin. It is recommended to use a ceramic capacitor with effective capacitance in the range of $1\mu F$ to $1000\mu F$ to ensure stability. This ceramic capacitor should be placed as close as possible to OUT pin. | | | | | _ | 2, 3, 4, 13, 14,<br>17 | NC | No Connection. | | | | | Exposed Pad | Exposed Pad | GND | Exposed Pad. Connect it to GND internally. Connect it to a large ground plane to maximize thermal performance. This pad is not an electrical connection point. | | | | # **FUNCTIONAL BLOCK DIAGRAM** Figure 2. Block Diagram ## **ELECTRICAL CHARACTERISTICS** $(V_{IN} = V_{OUT(NOM)} + 0.3V, V_{BIAS} = 2.7V \text{ or } (V_{OUT(NOM)} + 1.6V) \text{ whichever is greater, } V_{OUT} = 0.8V, V_{EN} = 1.1V, I_{OUT} = 1mA, C_{IN} = 10\mu\text{F}, C_{BIAS} = 0.22\mu\text{F}, C_{OUT} = 10\mu\text{F}, C_{SS} = 1n\text{F}, T_J = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ typical values are at } T_J = +25^{\circ}\text{C}, \text{ unless otherwise noted.})$ | $\frac{O_{\text{BIAS}} = 0.22 \mu \text{F}, C_{\text{OUT}} = 10 \mu \text{F}, C_{\text{SS}}}{\text{PARAMETER}}$ | SYMBOL | CONDI | | | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------|---------------------------------|--------|----------|--------|-------------------| | Input Supply Voltage Range | V <sub>IN</sub> | | | | 0.8 | | 5.5 | V | | Bias Supply Voltage Range | V <sub>BIAS</sub> | | | 2.7 | | 5.5 | V | | | | | V <sub>BIAS</sub> rising | | | 1.66 | 2.10 | V | | | Under-Voltage Lockout | $V_{\text{UVLO}}$ | Hysteresis | | | 138 | | mV | | | For the selections | | $V_{OUT} = V_{ADJ}$ | T <sub>J</sub> = | +25℃ | 0.7920 | 0.8 | 0.8080 | V | | Feedback Voltage | $V_{ADJ}$ | $V_{BIAS} = 2.7V \text{ to } 5.5V,$<br>$I_{OUT} = 1\text{mA to } 1.5\text{A}$ | $T_J = $ | -40°C to +125°C | 0.7880 | 0.8 | 0.8096 | V | | Feedback Pin Current | I <sub>ADJ</sub> | V <sub>ADJ</sub> = 0.9V | | | | 1 | 30 | nA | | IN Pin Current | I <sub>IN</sub> | I <sub>OUT</sub> = 0mA | | | | 0.11 | 0.2 | mA | | BIAS Pin Operating Current | I <sub>BIAS</sub> | I <sub>OUT</sub> = 0mA | | | | 0.9 | 1.3 | mA | | V <sub>IN</sub> Line Regulation | $\frac{\Delta V_{\text{OUT}}}{\Delta V_{\text{IN}} \times V_{\text{OUT}}}$ | $V_{IN} = (V_{OUT(NOM)} + 0.3V) to$ | o 5.5V | | | 0.008 | 0.10 | %/V | | V <sub>BIAS</sub> Line Regulation | $\frac{\Delta V_{\text{OUT}}}{\Delta V_{\text{BIAS}} \times V_{\text{OUT}}}$ | $V_{BIAS} = 2.7V \text{ or } (V_{OUT(NOM)})$ | + 1.6 | V) to 5.5V | | 0.015 | 0.10 | %/V | | Load Regulation | $\frac{\Delta V_{\text{OUT}}}{V_{\text{OUT}} \times \Delta I_{\text{OUT}}}$ | I <sub>OUT</sub> = 1mA to 1.5A | | | | 0.02 | 0.2 | %/A | | V <sub>IN</sub> Dropout Voltage | $V_{DROP\_IN}$ | $V_{OUT} = 90\% \times V_{OUT(NOM)}, I$ | I <sub>OUT</sub> = ' | 1.5A | | 110 | 240 | mV | | V <sub>BIAS</sub> Dropout Voltage | V <sub>DROP_BIAS</sub> | $V_{OUT} = 90\% \times V_{OUT(NOM)}, I$ | l <sub>out</sub> = ' | 1.5A, $V_{IN} = V_{BIAS}$ | | 1200 | 1500 | mV | | Output Current Limit | I <sub>LIMIT</sub> | $V_{IN} = V_{OUT(NOM)} + 0.6V$ , $V_{OUT} = 97\% \times V_{OUT(NOM)}$ | | 1.52 | 2.6 | 3.9 | Α | | | Short Current Limit | I <sub>SHORT</sub> | V <sub>OUT</sub> = 0V | | | 0.95 | | Α | | | Shutdown Ground Current | I <sub>SHDN</sub> | $V_{EN} \le 0.4V$ $T_J = +25^{\circ}C$ | | | | 0.1 | 2 | μA | | | 0.15.1 | 2.11 | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | | | | 8 | | | Enable Threshold Voltage | V <sub>IH</sub> | EN input voltage high, V <sub>BIAS</sub> = 2.7V to 5.5V | | 2.7V to 5.5V | 1 | | 5.5 | V | | <u> </u> | V <sub>IL</sub> | EN input voltage low, V <sub>BI</sub> | <sub>IAS</sub> = 2. | .7V to 5.5V | 0 | | 0.4 | V | | Enable Pin Hysteresis | V <sub>EN(HYS)</sub> | | | | | 116 | | mV | | Enable Pin Deglitch Time | $V_{EN(DG)}$ | | | | | 27 | | μs | | Enable Pin Current | I <sub>EN</sub> | V <sub>EN</sub> = 5.5V | | | | 10 | 1000 | nA | | Output Discharge Resistance | R <sub>DIS</sub> | V <sub>BIAS</sub> = 2.7V | | | 500 | 770 | 1200 | Ω | | Turn-On Time | t <sub>on</sub> | From assertion of $V_{EN}$ to $C_{SS}$ = open | V <sub>OUT</sub> = | = 90% × V <sub>OUT(NOM)</sub> , | | 230 | | μs | | PG High Threshold | PG <sub>HTH</sub> | V <sub>OUT</sub> increasing | | | 90 | 94 | 98 | %V <sub>OUT</sub> | | PG Low Threshold | $PG_{LTH}$ | V <sub>OUT</sub> decreasing | | | 86 | 90 | 94 | %V <sub>OUT</sub> | | PG Trip Hysteresis | PG <sub>HYS</sub> | | | | | 5 | | %V <sub>OUT</sub> | | PG Pin Low-Level Output Voltage | $V_{PG(LO)}$ | V <sub>OUT</sub> < V <sub>IT</sub> , I <sub>SINK</sub> = 1mA | | | | | 200 | mV | | PG Pin Leakage Current | I <sub>PG(LKG)</sub> | $V_{OUT} > V_{IT}$ , $V_{PG} = 5.5V$ | | | 10 | 500 | nA | | | Soft-Start Charging Current | I <sub>SS</sub> | V <sub>SS</sub> = 0.4V | | | | 390 | 650 | nA | | V <sub>IN</sub> Power Supply Rejection Ratio | | $V_{IN}$ to $V_{OUT}$ , $V_{OUT}$ = 1.5V, $V_{IN}$ = 2V, $\Delta V_{RIPPLE}$ = 0.2V | / <sub>P-P</sub> . | f = 1kHz | | 71 | | dB | | | PSRR | $I_{OUT} = 1.5A$ | | f = 300kHz | | 36 | | dB | | V <sub>BIAS</sub> Power Supply Rejection Ratio | | $V_{\text{IN}} = 2V$ , $\Delta V_{\text{RIPPLE}} = 0.2V$<br>$I_{\text{OUT}} = 1.5A$ | ′ <sub>P-P</sub> , | f = 1kHz<br>f = 300kHz | | 61<br>49 | | dB<br>dB | | Output Noise Voltage | e <sub>n</sub> | $V_{OUT} = 1.5A$<br>$V_{OUT} = 1.5V, I_{OUT} = 1.5A,$<br>f = 10Hz to 100kHz | | | | 29 | | μV <sub>RMS</sub> | | Thermal Shutdown Temperature | T <sub>SHDN</sub> | . TOTAL TO TOUR IL | | | | 165 | | † | | Thermal Shutdown Hysteresis | $\Delta T_{SHDN}$ | + | | | 25 | | °C | | ## TYPICAL PERFORMANCE CHARACTERISTICS $T_J$ = +25°C, $V_{IN}$ = $V_{OUT}$ + 0.3V, $V_{BIAS}$ = 2.7V or ( $V_{OUT}$ + 1.6V), $V_{EN}$ = $V_{BIAS}$ , $I_{OUT}$ = 1mA, $I_{OUT}$ = 1mF, $I_{OUT}$ = 10 1 Time (2ms/div) Time (2ms/div) Time (10ms/div) Time (10ms/div) V<sub>BIAS</sub> Line Transient Response V<sub>BIAS</sub> V<sub>OUT</sub> = 1.5V, V<sub>BIAS</sub> = 3.1V to 5.1V, I<sub>OUT</sub> = 1.5A, C<sub>SS</sub> = 1nF 10mV/div # **TYPICAL PERFORMANCE CHARACTERISTICS (continued)** $T_J$ = +25°C, $V_{IN}$ = $V_{OUT}$ + 0.3V, $V_{BIAS}$ = 2.7V or ( $V_{OUT}$ + 1.6V), $V_{EN}$ = $V_{BIAS}$ , $I_{OUT}$ = 1mA, $I_{OUT}$ = 1mF, $I_{OUT}$ = 10 1 # **TYPICAL PERFORMANCE CHARACTERISTICS (continued)** $T_J$ = +25°C, $V_{IN}$ = $V_{OUT}$ + 0.3V, $V_{BIAS}$ = 2.7V or ( $V_{OUT}$ + 1.6V), $V_{EN}$ = $V_{BIAS}$ , $I_{OUT}$ = 1mA, $I_{OUT}$ = 1mF, $I_{OUT}$ = 10 1 # **TYPICAL PERFORMANCE CHARACTERISTICS (continued)** $T_J$ = +25°C, $V_{IN}$ = $V_{OUT}$ + 0.3V, $V_{BIAS}$ = 2.7V or ( $V_{OUT}$ + 1.6V), $V_{EN}$ = $V_{BIAS}$ , $I_{OUT}$ = 1mA, $I_{OUT}$ = 1mF, $I_{OUT}$ = 10 1 ## APPLICATION INFORMATION The SGM2069 is a low noise and low dropout LDO and provides 1.5A output current. These features make the device a reliable solution to solve many challenging problems in the generation of clean and accurate power supply. The high performance also makes the SGM2069 useful in a variety of applications. The SGM2069 provides protection functions for output overload, output short-circuit condition and overheating. The SGM2069 provides an EN pin as an external chip enable control to enable/disable the device. When the regulator is in shutdown state, the shutdown ground current consumes as low as $0.1\mu A$ (TYP). ## Input Capacitors Selection (C<sub>IN</sub> and C<sub>BIAS</sub>) The input decoupling capacitors should be placed as close as possible to the IN pin and BIAS pin to ensure the device stability. $C_{IN}$ = 2.2 $\mu$ F and $C_{BIAS}$ = 0.22 $\mu$ F or larger X7R or X5R ceramic capacitors are selected to get good dynamic performance. When $V_{\text{IN}}$ is required to provide large current instantaneously, a large effective input capacitor is required. Multiple input capacitors can limit the input tracking inductance. Adding more input capacitors is available to restrict the ringing and to keep it below the device absolute maximum ratings. For $C_{\text{OUT}}$ with larger capacitance, it is recommended to choose the larger capacitance $C_{\text{IN}}$ . #### Output Capacitor Selection (Cout) The output capacitor should be placed as close as possible to the OUT pin. $10\mu F$ or larger X7R or X5R ceramic capacitor is selected to get good dynamic performance. The minimum effective capacitance of $C_{\text{OUT}}$ that SGM2069 can remain stable is $1\mu F.$ For ceramic capacitor, temperature, DC bias and package size will change the effective capacitance, so enough margin of $C_{\text{OUT}}$ must be considered in design. Additionally, $C_{\text{OUT}}$ with larger capacitance and lower ESR will help increase the high frequency PSRR and improve the load transient response. ## Soft-Start Capacitor Selection (C<sub>SS</sub>) The SGM2069 is designed for a monotonic soft-start time of output rising, it can be achieved via an external capacitor ( $C_{SS}$ ) on the SS pin. Using an external $C_{SS}$ is recommended for general application. It is not only for the in-rush current minimization but also helps reduce the noise component from internal reference. #### **Dropout Voltage** The SGM2069 specifies two dropout voltages because there are two power supplies $V_{\text{IN}}$ and $V_{\text{BIAS}}$ and one $V_{\text{OUT}}$ regulator output. When the output voltage is lower than 1.6V, $V_{\text{BIAS}}$ dropout voltage does is not applicable because the minimum bias operating voltage is 2.7V. When $V_{\text{OUT}}$ begins to decrease and $V_{\text{BIAS}}$ is high enough, the $V_{\text{IN}}$ dropout voltage equals to $V_{\text{IN}}$ - $V_{\text{OUT}}$ . $V_{\text{BIAS}}$ dropout voltage refers to $V_{\text{BIAS}}$ - $V_{\text{OUT}}$ when the IN and BIAS pins are connected together and $V_{\text{OUT}}$ begins to decrease. #### **Adjustable Regulator** The output voltage of the SGM2069 can be adjusted from 0.8V to 3.6V. The FB pin will be connected to two external resistors as shown in Figure 3. The output voltage is determined by the following equation: $$V_{OUT} = V_{ADJ} \times \left(1 + \frac{R_1}{R_2}\right) \tag{1}$$ where: $V_{OUT}$ is output voltage and $V_{ADJ}$ is the internal voltage reference, $V_{ADJ}$ = 0.8V. Choose $R_2$ = 10k $\Omega$ to maintain an 80 $\mu$ A minimum load. Figure 3. Adjustable Output Voltage Application # **APPLICATION INFORMATION (continued)** ### **Enable Operation** The SGM2069 uses the EN pin to enable/disable the device and to deactivate/activate the output automatic discharge function. When the EN pin voltage is lower than 0.4V, the device is in shutdown state. There is no current flowing from IN to OUT pins. In this state, the automatic discharge transistor is active to discharge the output voltage through a $770\Omega$ (TYP) resistor and the PG output is pulled down. When the EN pin voltage is higher than 1.0V, the device is in active state. The output voltage is regulated to the expected value and the automatic discharge transistor is turned off. #### Under-Voltage Lockout (UVLO) The UVLO circuit monitors the input voltage to prevent the device from turning on before V<sub>BIAS</sub> rises above the V<sub>UVLO</sub> threshold. The UVLO circuit responds quickly to glitches on the IN pin and attempts to disable the output of the device if any of these rails collapses. The local input capacitance prevents severe brownouts in most applications. When the SGM2069 enters UVLO, the PG output is pulled down. ## **Power-Good Function** The SGM2069 features PG function for monitoring the feedback voltage, so as to reflect the state of the output voltage. When the output voltage is lower than PG<sub>LTH</sub>, the PG pin open-drain engages and pulls the PG pin close to GND. When the output voltage is higher than $PG_{HTH}$ , the PG pin is indicated as high impedance. Connecting the PG pin to an external power supply via a pull-up resistor enables any downstream device to receive a power-good valid logic signal for sequencing. The resistance range of the pull-up resistor is recommended to be between $10k\Omega$ and $100k\Omega$ . The PG output is pulled down when the SGM2069 is in one of the following states, including disabled, thermal shutdown, or UVLO. #### **Reverse Current Protection** The pass transistor has an inherent body diode which will be forward biased in the case when $V_{OUT} > (V_{IN} +$ 0.3V). If extended reverse voltage operation is anticipated, external limiting might be appropriate. ### **Negatively Biased Output** When the output voltage is negative, the chip may not start up due to parasitic effects. Ensure that the output is greater than -0.3V under all conditions. If negatively biased output is excessive and expected in the application, a Schottky diode can be added between the OUT pin and GND pin. ## **Output Current Limit and Short-Circuit Protection** When overload events happen, the output current is internally limited to 2.6A (TYP). When the OUT pin is shorted to ground, the short-circuit protection will limit the output current to 0.95A (TYP). #### **Thermal Shutdown** When the die temperature exceeds the threshold value of thermal shutdown, the SGM2069 will be in shutdown state and it will remain in this state until the die temperature decreases to +140°C. When the device enters thermal shutdown, the PG output is pulled low. ## Power Dissipation (P<sub>D</sub>) Power dissipation (PD) of the SGM2069 can be calculated by the equation $P_D = (V_{IN} - V_{OUT}) \times I_{OUT}$ . The maximum allowable power dissipation (P<sub>D(MAX)</sub>) of the SGM2069 is affected by many factors, including the difference between junction temperature and ambient temperature (T<sub>J(MAX)</sub> - T<sub>A</sub>), package thermal resistance from the junction to the ambient environment ( $\theta_{JA}$ ), the rate of ambient airflow and PCB layout. P<sub>D(MAX)</sub> can be approximated by the following equation: $$P_{D(MAX)} = (T_{J(MAX)} - T_A)/\theta_{JA}$$ (2) #### REVISION HISTORY NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Changes from Original (MAY 2024) to REV.A Page # PACKAGE OUTLINE DIMENSIONS TQFN-5×5-20L | Cumb of | Dimensions In Millimeters | | | | | | | |---------|---------------------------|-----------|-------|--|--|--|--| | Symbol | MIN | MOD | MAX | | | | | | А | 0.700 | 0.750 | 0.800 | | | | | | A1 | 0.000 | - | 0.050 | | | | | | A2 | | 0.203 REF | | | | | | | D | 4.950 | 5.000 | 5.050 | | | | | | D1 | 3.100 | 3.150 | 3.200 | | | | | | Е | 4.950 | 5.000 | 5.050 | | | | | | E1 | 3.100 | 3.150 | 3.200 | | | | | | b | 0.250 | 0.300 | 0.350 | | | | | | е | | 0.650 BSC | | | | | | | L | 0.500 0.550 0.600 | | | | | | | NOTE: This drawing is subject to change without notice. # PACKAGE OUTLINE DIMENSIONS TDFN-3×3-10AL | Cymphol | Dii | Dimensions In Millimeters | | | | | | |---------|-----------|---------------------------|-------|--|--|--|--| | Symbol | MIN | MOD | MAX | | | | | | Α | 0.700 | - | 0.800 | | | | | | A1 | 0.000 | - | 0.050 | | | | | | A2 | | 0.203 REF | | | | | | | b | 0.180 | 0.180 - | | | | | | | b1 | 0.250 REF | | | | | | | | D | 2.900 | - | 3.100 | | | | | | E | 2.900 | - | 3.100 | | | | | | D1 | 2.300 | - | 2.500 | | | | | | E1 | 1.550 | - | 1.750 | | | | | | е | 0.500 BSC | | | | | | | | L | 0.300 | - | 0.500 | | | | | | eee | 0.080 | | | | | | | NOTE: This drawing is subject to change without notice. # TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** NOTE: The picture is only for reference. Please make the object as the standard. #### **KEY PARAMETER LIST OF TAPE AND REEL** | Package Type | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------| | TQFN-5×5-20L | 13" | 12.4 | 5.30 | 5.30 | 1.10 | 4.0 | 8.0 | 2.0 | 12.0 | Q2 | | TDFN-3×3-10AL | 13" | 12.4 | 3.30 | 3.30 | 1.10 | 4.0 | 8.0 | 2.0 | 12.0 | Q2 | ## **CARTON BOX DIMENSIONS** NOTE: The picture is only for reference. Please make the object as the standard. ## **KEY PARAMETER LIST OF CARTON BOX** | Reel Type | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton | |-----------|----------------|---------------|----------------|--------------| | 13" | 386 | 280 | 370 | 5 |